# UNITED STATES PATENT AND TRADEMARK OFFICE

BEFORE THE PATENT TRIAL AND APPEAL BOARD

MICRON TECHNOLOGY, INC., Petitioner,

V.

NORTH STAR INNOVATIONS, INC., Patent Owner.

IPR2018-00998 Patent 6,127,875

Before MICHELLE N. WORMMEESTER, GARTH D. BAER, and STEVEN M. AMUNDSON, *Administrative Patent Judges*.

WORMMEESTER, Administrative Patent Judge.

JUDGMENT Final Written Decision Determining All Challenged Claims Unpatentable 35 U.S.C. § 318(a)

#### I. INTRODUCTION

Micron Technology, Inc. ("Petitioner") filed a Petition (Paper 1, "Pet.") requesting *inter partes* review of claims 1–3 of U.S. Patent No. 6,127,875 (Ex. 1001, "the '875 patent"). North Star Innovations, Inc. ("Patent Owner") did not file a Preliminary Response. *See* Paper 7 (Waiver of Patent Owner's Preliminary Response). Pursuant to 35 U.S.C. § 314, we instituted an *inter partes* review of challenged claims 1–3 based on the sole ground presented in the Petition. Paper 9 ("Inst. Dec."). Patent Owner filed a Response (Paper 16, "PO Resp."), and Petitioner filed a Reply (Paper 23, "Pet. Reply"). Patent Owner subsequently filed a Sur-Reply (Paper 25, "PO Sur-Reply").

On July 17, 2019, we conducted an oral hearing. A copy of the transcript (Paper 28, "Tr.") is included in the record.

We have jurisdiction under 35 U.S.C. § 6(b). For the reasons that follow, we determine that Petitioner has shown by a preponderance of the evidence that claims 1–3 of the '875 patent are unpatentable. This final written decision is issued pursuant to 35 U.S.C. § 318(a).

#### II. BACKGROUND

#### A. Related Proceedings

The parties identify two related district court cases. Pet. 2–3; Paper 4, 1. The parties also identify several related petitions for *inter partes* review. Pet. 3; Paper 4, 1.

#### B. The '875 Patent

The '875 patent describes a voltage-boosting circuit, which provides an output voltage that is greater than the supplied input voltage. Ex. 1001, 1:5–9. Figure 3, which is reproduced below, illustrates an example of a boosting circuit according to the '875 patent. *Id.* at 2:3–4, 2:18–20.



In particular, Figure 3 shows double-pumping voltage-boosting circuit 40, which has an A side and a B side. *Id.* at 2:20–23. Supply voltage  $V_{DD}$  is applied to terminal 44. *Id.* at 2:25–26. Switches 42A and 42B connect supply voltage  $V_{DD}$  to respective terminals 46 and 54 when closed, and disconnect terminal 44 from terminals 46 and 54 when opened. *Id.* at 2:24–28. The A side of circuit 40 additionally includes capacitor 48A, which is connected between terminal 46 and the output of inverting buffer driver 50. *Id.* at 2:28–30. Similarly, the B side of circuit 40 includes capacitor 48B, which is connected between terminal 54 and non-inverting buffer driver 56.

*Id.* at 2:31–33. Terminals 46 and 54 are connected via respective switches 52A and 52B to output 57 of circuit 40, which is connected to load 58. *Id.* at 2:33–36. A voltage boost signal is applied to the inputs of buffer drivers 50 and 56. *Id.* at 2:36–37.

To help explain how circuit 40 operates, Figure 2A also is reproduced below. *Id.* at 2:1–2.



Figure 2A shows non-overlapping clock signals C1 and C2 (or clocking signals 34 and 36) that are 180 degrees out of phase with each other. *Id.* at 1:32–34, 2:39.

During first half cycle  $\Theta_1$  of clocking signals 34 and 36, switches 42A and 52B are closed, while switches 42B and 52A are opened. *Id.* at 2:38–40. Assuming that capacitor 48B has already been charged to V<sub>DD</sub> during a previous half cycle, when switch 52B is closed, the boost signal changes to a high-level state, boosting the voltage across capacitor 48B to nearly 2V<sub>DD</sub> to drive into load 58. *Id.* at 2:40–46. As current from capacitor 48B flows into load 58, the charge across capacitor 48B starts to decrease. *Id.* at 2:46–57. At the same time, capacitor 48A is being charged to V<sub>DD</sub>. *Id.* at 2:54–56. Conversely, during second half cycle  $\Theta_2$ , switches 42B and 52A are closed, while switches 42A and 52B are opened. *Id.* at 2:56–58. The boost signal also changes from the high-level state to a low-level state, boosting the voltage across capacitor 48A. *Id.* at 2:58–59. As the voltage across

capacitor 48A is boosted, the A side of circuit 40 drives load 58 with a voltage nearly equal to  $2V_{DD}$ , while  $V_{DD}$  is applied across capacitor 48B. *Id.* at 2:59–63. Thus, during the initiation of both half cycles, the voltage drive into load 58 is raised to nearly  $2V_{DD}$ . *Id.* at 2:63–65.

## C. Illustrative Claim

Petitioner challenges claims 1–3 of the '875 patent. Claim 1 is independent and illustrative of the challenged claims:

1. A boost circuit having an input terminal and an output terminal, comprising:

- a first switch coupled between the input terminal and the output terminal and operated by a first phase signal;
- a second switch coupled between the input terminal and the output terminal and operated by a second phase signal that is opposite to the first phase signal;
- a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal; and
- a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal.

# D. Asserted Ground of Unpatentability

Petitioner challenges claims 1–3 of the '875 patent on a single ground based on anticipation under 35 U.S.C. § 102.<sup>1</sup> Pet. 3, 32–54. We instituted *inter partes* review of that ground. Inst. Dec. 21. The instituted ground is as follows.

| Claims Challenged | 35 U.S.C. § | Reference          |
|-------------------|-------------|--------------------|
| 1–3               | 102         | Hsieh <sup>2</sup> |

In support of this instituted ground, Petitioner relies on a Declaration (Ex. 1003) as well as a Reply Declaration (Ex. 1019) of Jacob Baker, Ph.D., P.E. With its Response, Patent Owner submits a Declaration of Sunil Khatri, Ph.D. (Ex. 2001). The transcripts of the depositions of Dr. Baker and Dr. Khatri are entered in the record as Exhibit 2005 and Exhibit 1021, respectively.

# III. ANALYSIS

# A. Claim Construction

The '875 patent expired on August 13, 2018, twenty years from its filing date of August 13, 1998. Ex. 1001, code (22); *see also* Pet. 19; PO Resp. 19. For claims of an expired patent, the Board applies the claim interpretation standard applied by district courts. *See Samsung Elecs. Co. v. Elm 3DS Innovations, LLC*, 925 F.3d 1373, 1376 (Fed. Cir. 2019). "[T]he words of a claim 'are generally given their ordinary and customary meaning'

<sup>1</sup> The Leahy-Smith America Invents Act ("AIA") amended 35 U.S.C. § 102. *See* Pub. L. No. 112-29, 125 Stat. 284, 285–87 (2011). Because the application that issued as the '875 patent was filed before the effective date of the relevant amendment, the pre-AIA version of § 102 applies. <sup>2</sup> Hsieh, U.S. Patent No. 5 801 997, issued Sept. 1, 1998 (Ex. 1005).

<sup>&</sup>lt;sup>2</sup> Hsieh, U.S. Patent No. 5,801,997, issued Sept. 1, 1998 (Ex. 1005).

... that the term would have to a person of ordinary skill in the art in question at the time of the invention." *Phillips v. AWH Corp.*, 415 F.3d 1303, 1312–13 (Fed. Cir. 2005) (en banc). "[T]he person of ordinary skill in the art is deemed to read the claim term not only in the context of the particular claim in which [it] appears, but in the context of the entire patent, including the specification." *Id.* at 1313. A "claim construction that excludes [a] preferred embodiment [described in the specification] is rarely, if ever, correct and would require highly persuasive evidentiary support." *Adams Respiratory Therapeutics, Inc. v. Perrigo Co.*, 616 F.3d 1283, 1290 (Fed. Cir. 2010) (citation omitted). But "a claim construction must not import limitations from the specification into the claims." *Douglas Dynamics, LLC v. Buyers Prods. Co.*, 717 F.3d 1336, 1342 (Fed. Cir. 2013).

Petitioner and Patent Owner propose constructions for various claim terms. Pet. 20–25; PO Resp. 21–35. For purposes of this Decision, we address the claim terms "boost signal," "coupled for receiving," and "non-inverting buffer." *See Nidec Motor Corp. v. Zhongshan Broad Ocean Motor Co.*, 868 F.3d 1013, 1017 (Fed. Cir. 2017) (noting that "we need only construe terms 'that are in controversy, and only to the extent necessary to resolve the controversy" (quoting *Vivid Techs., Inc. v. Am. Sci. & Eng'g, Inc.*, 200 F.3d 795, 803 (Fed. Cir. 1999))).

# 1. "boost signal"

The term "boost signal" appears in claims 1 and 2. Patent Owner argues that "'boost signal' is not a common term of art in the field of electrical and computer engineering," and that an ordinarily skilled artisan's "understanding of the meaning of this claim term at the time of the invention

of the '875 patent would be the meaning as informed by the specification of the '875 patent," namely, "a voltage signal provided to the voltage boosting circuit such that either a non-inverted or inverted version of that signal is received by the second terminal of a capacitor, thereby causing the voltage of the first terminal to be increased." PO Resp. 21–23 (emphasis omitted). As support, Patent Owner contends that the '875 patent teaches that a "BOOST SIGNAL is provided to both the input of the inverting buffer 50 and the input of the non-inverting buffer 56 of the voltage boosting circuit." *Id.* at 22; *see* Ex. 1001, Fig. 3. Patent Owner further contends,

[D]uring operation of the voltage boosting circuit of the '875 patent, in each side (A or B) of the circuit, the capacitor (48A or 48B, respectively) in that side is first charged to  $V_{DD}$  during one half cycle, while its associated switch (42A or 42B, respectively) is closed. Also, during that same half cycle, the signal that is applied to the second terminal of the capacitor in that side (which will either always be a non-inverted or always be an inverted version of BOOST SIGNAL, depending on the side) will be in a low state. Then, during the following half cycle, the signal that is applied to the second terminal of the capacitor in that side (which again will always be either a non-inverted or inverted or inverted version of BOOST SIGNAL) will change to a high state. That high state will cause the voltage of the first terminal of the capacitor in that side to be increased (or "boosted") from V<sub>DD</sub> to nearly  $2V_{DD}$ .

PO Resp. 22 (citing Ex. 1001, 2:38–65 (describing Figure 3)).

In its Reply, Petitioner counters that "boost signal" does carry "a plain and ordinary meaning," which an ordinarily skilled artisan would have understood to be "a signal that is input to a voltage boosting circuit and that is used to generate a boosted voltage." Pet. Reply 2–3. Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1019 ¶ 5).

Petitioner further characterizes Patent Owner's proposed construction as "unduly narrow." *Id.* at 10. As support, Petitioner contends that Patent Owner's proposed construction "reads in a specific embodiment from the specification." *Id.* at 8. According to Petitioner, importing limitations from the specification is improper "even when a specification describes very specific embodiments of the invention or even describes only a single embodiment, unless the specification makes clear that 'the patentee . . . intends for the claims and the embodiments in the specification to be strictly coextensive." *Id.* at 9 (quoting *JVW Enters., Inc. v. Interact Accessories, Inc.*, 424 F.3d 1324, 1335 (Fed. Cir. 2005)).

Petitioner additionally contends that Patent Owner's proposed construction "is at odds with the other language of the claims." *Id.* at 7. In particular, Petitioner points us to where claim 1 recites "a second terminal [of a capacitor] coupled for receiving [the] boost signal," and asserts that, "[i]f 'boost signal' would have been understood to require that it be received by a second terminal of a capacitor, this additional claim language would be superfluous." *Id.* 

Patent Owner responds that Petitioner "ignores the '875 specification and instead reaches for the broadest construction that, in the absence of any context whatsoever, could apply to virtually *any* signal input to voltage boosting circuit." PO Sur-Reply 6. According to Patent Owner, "[a]ny signal input to the voltage boosting circuit can be said to be *used* to generate a boosted voltage," including Hsieh's power supply voltage source  $V_{CC}$ . *Id*. (citing Ex. 1005, Fig. 7).

Based on the record before us, we agree with Petitioner that Patent Owner's proposed construction is overly narrow. Claim 1 recites two

capacitors, namely, "a first capacitor having . . . a second terminal coupled for receiving a boost signal" and "a second capacitor having . . . a second terminal coupled for receiving the boost signal." Construing "boost signal" to mean, in part, that the signal "is received by the second terminal of a capacitor" would render the claim language "a second terminal coupled for receiving" in these instances redundant and superfluous. *See Dig.-Vending Servs. Int'l, LLC v. Univ. of Phx., Inc.*, 672 F.3d 1270, 1275 (Fed. Cir. 2012) (noting "the importance of construing claim terms in light of the surrounding claim language, such that words in a claim are not rendered superfluous").

Further, Patent Owner's proposed construction improperly requires the second terminal of a capacitor to receive the *non-inverted or inverted* version of the boost signal. See Tr. 43:3-7 (Patent Owner's counsel stating with respect to claim construction that "we felt like we needed to bring in this notion of that operation that I described in connection with Figure 3"). Even if "every embodiment describes the 'boost signal' of the voltage boosting circuit in the same way, *i.e.*, that the second terminal of a capacitor receives either a non-inverted or inverted version of the boost signal, thereby causing the voltage of the first terminal of the capacitor to be increased," as Patent Owner argues, the specification "is not a substitute for, nor can it be used to rewrite, the chosen claim language." PO Sur-Reply 5; SuperGuide Corp. v. DirecTV Enters., Inc., 358 F.3d 870, 875 (Fed. Cir. 2004); see Liebel-Flarsheim Co. v. Medrad, Inc., 358 F.3d 898, 906 (Fed. Cir. 2004) (expressly rejecting "the contention that if a patent describes only a single embodiment, the claims of the patent must be construed as being limited to that embodiment"). We recognize that "understanding the claim language may be aided by the explanations contained in the written description," but

"it is important not to import into a claim limitations that are not a part of the claim." *SuperGuide*, 358 F.3d at 875. Thus, "a particular embodiment appearing in the written description may not be read into a claim when the claim language is broader than the embodiment." *Id*.

Here, the claim language itself recites nothing about the non-inverted or inverted version of the boost signal. As our reviewing court has explained, "it is the *claims*, not the written description, which define the scope of the patent right." Laitram Corp. v. NEC Corp., 163 F.3d 1342, 1347 (Fed. Cir. 1998). Although the '875 patent specification discloses an embodiment in Figure 3 where the second terminal of a capacitor receives the non-inverted or inverted version of the boost signal, nowhere does the specification limit "boost signal" to that embodiment, which we note is described in terms of preference. For example, the '875 patent states that Figure 3 shows "double pumping voltage boosting converter 40 of the preferred embodiment of the present invention." Ex. 1001, 2:18-20 (emphasis added). Our reviewing court has "cautioned against limiting the claimed invention to preferred embodiments or specific examples in the specification." Williamson v. Citrix Online, LLC, 792 F.3d 1339, 1346-47 (Fed. Cir. 2015) (quoting Teleflex, Inc. v. Ficosa N. Am. Corp., 299 F.3d 1313, 1328 (Fed. Cir. 2002)).

Turning now to Petitioner's proposed construction of "boost signal" (i.e., "a signal that is input to a voltage boosting circuit and that is used to generate a boosted voltage"), we note Patent Owner's contention that it is overly broad "in the *absence of any context* whatsoever," and that it "could apply to virtually *any* signal input to voltage boosting circuit," including a power supply voltage source. PO Sur-Reply 6 (first emphasis added). As

discussed above, an ordinarily skilled artisan "is deemed to read the claim term not only *in the context of the particular claim in which [it] appears*, but *in the context of the entire patent*, including the specification." *Phillips*, 415 F.3d at 1313 (emphases added). Here, the '875 patent states that "[t]he present invention relates to voltage boosting converters and, more particularly to a double pumping voltage boosting circuit for providing an output voltage greater than a supplied input voltage." Ex. 1001, 1:5–8. As to Figure 3, the '875 patent also describes two distinct signals applied to the voltage boosting circuit, namely, a voltage boost signal and supply voltage  $V_{DD}$ . *Id.* at 2:23–28, 2:36–37. Read in the context of the '875 patent, the claim term "boost signal" would not encompass a supplied input voltage.

For purposes of clarification, we construe "boost signal" to mean "a signal that is input into a voltage boosting circuit for providing an output voltage greater than a supplied input voltage." This construction, consistent with the '875 patent, distinguishes between a boost signal and a supplied input voltage. Additionally, our construction of "boost signal" encompasses, but is not limited to, Patent Owner's proposed construction of the term (i.e., "a voltage signal provided to the voltage boosting circuit such that either a non-inverted or inverted version of that signal is received by the second terminal of a capacitor, thereby causing the voltage of the first terminal to be increased"), which corresponds to the embodiment in Figure 3 of the '875 patent.

# 2. "coupled for receiving"

As discussed above, claim 1 recites "a first capacitor having . . . a second terminal coupled for receiving a boost signal" and "a second

capacitor having . . . a second terminal coupled for receiving the boost signal." With respect to the claim term "coupled for receiving" in particular, Petitioner asserts that the "term 'A "coupled for receiving" D' would not have been understood to mean that A must receive the exact voltage signal of D," or "that A must directly receive D," or "that A always receives (directly or indirectly) the logical value of D or an inversion of the logical value of D." Pet. 24–25. Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1003 ¶¶ 74–76).

Patent Owner argues that "[t]he claim language 'terminal coupled for receiving . . . signal' is not a common term of art in the field of electrical and computer engineering," and that an ordinarily skilled artisan's "understanding of the meaning of this claim language at the time of the invention of the '875 patent would be the meaning as informed by the '875 specification," namely, "terminal . . . is connected in a manner such that the signal received . . . is either always a non-inverted version of the boost signal or always an inverted version of the boost signal." PO Resp. 23, 26 (emphasis omitted). As support, Patent Owner directs our attention to Figure 3 of the '875 patent and contends,

BOOST SIGNAL is applied to the inputs of non-inverting buffer 56 and inverting buffer 50. A non-inverted version of BOOST SIGNAL is output by the non-inverting buffer 56, and an inverted version of BOOST SIGNAL is output by the inverting buffer 50. As a result, the signal that is received by 'second terminal' of the capacitor 48B is *always* a non-inverted version of BOOST SIGNAL, and the signal that is received by the 'second terminal' of capacitor 48A is *always* an inverted version of BOOST SIGNAL.

*Id.* at 25 (citing Ex. 1001, Fig. 3). Patent Owner adds that "[t]here is no disclosure in the '875 patent of any signal received by the second terminal of

either the first or second capacitors that is not either always a non-inverted version of BOOST SIGNAL or always an inverted version of BOOST SIGNAL." *Id.* at 26.

In its Reply, Petitioner counters that "[t]he plain English meaning of 'for' indicates purpose," and that the claim term "coupled for receiving" therefore has the plain and ordinary meaning "capable of receiving." Pet. Reply 15 (citing Ex. 1026); *see also* Ex. 1026, 709 (dictionary entry defining "for" as "[u]sed to indicate the object, aim, or purpose of an action or activity"). To illustrate, Petitioner asserts that "X coupled for receiving Y' means that there is a direct/indirect connection between X and Y (at least some of the time) **in order for X to receive Y**." *Id.* Petitioner further asserts that "nothing about the term 'coupled for receiving' indicates the frequency . . . with which the boost signal is received," that is, "[t]his plain and ordinary meaning does not mean that X **always receives** Y." *Id.* Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (Ex. 1019 ¶ 20).

Patent Owner responds that "'[c]oupled for receiving' the specified boost signal, as informed by the entirety of the '875 specification, means that the capacitor actually receives that boost signal, and none other." PO Sur-Reply 15.

As an initial matter, we note Petitioner's apparent misunderstanding of Patent Owner's contention that "the signal that is received by 'second terminal' of the capacitor 48B is *always* a non-inverted version of BOOST SIGNAL, and the signal that is received by the 'second terminal' of capacitor 48A is *always* an inverted version of BOOST SIGNAL." *See* PO Resp. 25. Petitioner treats Patent Owner's use of the term "always" as

referring to frequency, meaning the signal is constantly being received. *See* Pet. Reply 15. During oral argument, however, Patent Owner's counsel clarified that Patent Owner's use of "always" was intended to convey the meaning "only." Tr. 45:8–12, 46:1–24. This is consistent with arguments presented in Patent Owner's Response as well as its Sur-Reply. *See* PO Resp. 25 ("[T]he **signal** that is received by 'second terminal' of the capacitor 48B **is** *always* **a non-inverted version** of BOOST SIGNAL, and the **signal** that is received by the 'second terminal' of capacitor 48A **is** *always* **a n inverted version** of BOOST SIGNAL.") (emphasis in bold added); PO Sur-Reply 15 ("[T]he capacitor actually receives that boost signal, and none other."). Accordingly, we treat Patent Owner's use of "always" as referring to "only" for purposes of construing "coupled for receiving."

Based on the record before us, we determine that Patent Owner's proposed construction is overly narrow. In particular, it improperly requires that the signal received is either always a *non-inverted version* of the boost signal or always an *inverted version* of the boost signal. *See* Tr. 43:3–7 (Patent Owner's counsel stating with respect to claim construction that "we felt like we needed to bring in this notion of that operation that I described in connection with Figure 3"). The claim language recites nothing about the non-inverted version or the inverted version of the boost signal. Although the '875 patent specification discloses an embodiment in Figure 3 where the second terminal of a capacitor is connected so that the signal it receives is either always a non-inverted version of the boost signal or the inverted version of the boost signal or the inverted version of the boost signal to that embodiment. Indeed, the '875 patent describes the embodiment of Figure 3 in terms of preference, stating that

Figure 3 shows "double pumping voltage boosting converter 40 of the *preferred* embodiment of the present invention." Ex. 1001, 2:18–20 (emphasis added). As discussed above, our reviewing court has "cautioned against limiting the claimed invention to preferred embodiments or specific examples in the specification." *Williamson*, 792 F.3d at 1346–47.

As for Petitioner's proposed construction of "coupled for receiving," we agree that "for" conveys purpose. See Ex. 1026, 709. Petitioner does not dispute Patent Owner's contention that "coupled" means "connected." See Pet. Reply 15 ("Thus, 'X coupled for receiving Y' means that there is a direct/indirect connection between X and Y (at least some of the time) in order for X to receive Y.) (emphasis omitted); see also PO Resp. 26 ("[T]he term 'second terminal of the first capacitor coupled for receiving a boost signal' would have been understood by a [person of ordinary skill in the art] to mean 'the second terminal of the first capacitor is connected in a manner such that the signal received by that second terminal is either always an noninverted version of the boost signal or always an inverted version of the boost signal."") (emphasis omitted). Accordingly, we construe "coupled for receiving" to mean "connected in order to receive." Thus, "a first capacitor having ... a second terminal coupled for receiving a boost signal" refers to a first capacitor having a second terminal that is connected in order to receive a boost signal. Similarly, "a second capacitor having . . . a second terminal coupled for receiving the boost signal" refers to a second capacitor having a second terminal that is connected in order to receive the boost signal.

Based on our construction of "coupled for receiving," we further note that "terminal coupled for receiving . . . signal" encompasses, but is not limited to, Patent Owner's proposed construction of the latter term (i.e.,

"terminal . . . is connected in a manner such that the signal received . . . is either always a non-inverted version of the boost signal or always an inverted version of the boost signal"), which corresponds to the embodiment in Figure 3 of the '875 patent.

## 3. "non-inverting buffer"

This term appears in claim 2. Petitioner asserts that the '875 patent does not define the claim term "non-inverting buffer." Pet. 21. According to Petitioner, "non-inverting buffer" means "a circuit that isolates or decouples its output from its input, and when enabled, generates an output that is not inverted from its input (*i.e.*, when the input is high, the output is high, and when the input is low, the output is low)." *Id.* at 21–22; *see also id.* at 20 (construing "buffer") (citing Ex. 1011, 112). To support this construction, Petitioner contends that an ordinarily skilled artisan "would have understood that a non-inverting buffer refers to a buffer circuit whose output is not inverted from its input." *Id.* at 21. Petitioner also contends that "a non-inverting buffer can be a tri-state non-inverting buffer that behaves as a non-inverter only when it is enabled (*i.e.*, when its enabling signal is a certain value)." *Id.* at 21–22 (citing Ex. 1003 ¶ 43, 88, 89).

By contrast, Patent Owner argues that "the term 'non-inverting buffer' would have been understood by a [person of ordinary skill in the art] to mean 'a circuit with a single input and a single output, where the output is always a non-inverted version of the input." PO Resp. 33. As support, Patent Owner contends that "[t]he '875 patent, when referencing noninverting buffer 56, uses the common electrical symbol of a buffer gate,"

and that "a buffer gate is a single input, single output circuit whose output is always 1 if the input is 1, and whose output is always 0 if the input is 0." *Id.* at 32–33; *see also id.* at 34 ("[T]he '875 patent only discloses a single input, single output circuit, where the single output is always a non-inverted version of the single input."). Patent Owner adds that "nothing in the '875 patent suggests that the recited non-inverting buffer would have multiple inputs or that it would need to be selectively enabled." *Id.* at 34.

In its Reply, Petitioner contends that Patent Owner reads into the claim a specific embodiment from the specification, namely, the embodiment shown in Figure 3 of the '875 patent. Pet. Reply. 28. Petitioner further points us to a reference showing "methods of using AND gates as simple buffers" (i.e., non-inverting buffers). *Id.* at 24 (citing Ex. 1027, Fig. 3.27); *see also* Ex. 1027, 462 ("Note that AND gates can be converted into non-inverting buffers . . . as shown in *Figure 3.27*."). These AND gates have multiple inputs. *See* Ex. 1027, Fig. 3.27.

On this record, we agree with Petitioner. Patent Owner's proposed construction improperly imports limitations from the specification into the claims. The claim language recites nothing about a single input and a single output. Although Figure 3 of the '875 patent discloses an embodiment including a non-inverting buffer with a single input and a single output, nowhere does the specification limit "non-inverting buffer" to that embodiment, which is described in terms of preference. Ex. 1001, 2:18–20, Fig. 3. Moreover, the record—specifically, a manual published two years before the filing date of the '875 patent—shows that non-inverting buffers may have more than one input. *See* Ex. 1027, Fig. 3.27.

Additionally, the claim language recites nothing about the output *always* being a non-inverted version of the input. Again, Figure 3 may disclose an embodiment with that feature, but nowhere does the specification limit "non-inverting buffer" to that embodiment. Ex. 1001, Fig. 3.

As noted above, "we need only construe terms . . . to the extent necessary to resolve the controversy." *Nidec*, 868 F.3d at 1017. For purposes of this Decision, we do not construe the entire scope of "noninverting buffer." Instead, we determine based on the record before us that "non-inverting buffer" is not limited to a circuit with a single input and a single output. For example, a circuit with multiple inputs may be a "noninverting buffer." Additionally, we determine that the term "non-inverting buffer" also is not limited to a circuit whose output is *always* a non-inverted version of the input. That is, a circuit may be a "non-inverting buffer" if its output is a non-inverted version of the input at any time.

#### B. Anticipation by Hsieh

Petitioner asserts that Hsieh anticipates claims 1–3 of the '875 patent. Pet. 32–54. Patent Owner responds that Hsieh does not anticipate these claims because Hsieh does not disclose the following claim limitations: "a boost signal," "a second terminal [of a first capacitor] coupled for receiving a boost signal," "a second terminal [of a second capacitor] coupled for receiving the boost signal," and "a non-inverting buffer." PO Resp. 35–48. For the reasons explained below, we determine that Petitioner has demonstrated by a preponderance of the evidence that Hsieh anticipates claims 1–3.

## 1. Hsieh

Hsieh relates to voltage boosting circuits. Ex. 1005, code (57) (Abstract). Figure 7, which is reproduced below, illustrates an example of Hsieh's circuit. *Id.* at 3:33–34.



# FIG. 7

In particular, Figure 7 shows a ping-pong boost circuit, which comprises two boost circuits BC0 and BC1. *Id.* at 4:50–51, 5:9–11, 5:26–28. First boost circuit BC0 includes transistors Mp2 and Mp3, first capacitor C0, and logical switching circuit NOR0. *Id.* at 5:9–11. Capacitor C0 is connected to logical switching circuit NOR0, which has inputs connected to boost signal BOOSTB (the inverted form of boost signal BOOST) as well as to select signal SEL. *Id.* at 5:5–9. Second boost circuit BC1 includes transistors Mp4 and Mp5, second capacitor C1, and logical switching circuit NOR1. *Id.* at 5:26–28. Capacitor C1 is connected to logical switching circuit NOR1,

whose inputs are connected to signal BOOSTB and signal SELB (the inverted form of select signal SEL). *Id.* at 5:22–26.

If boost signal BOOST and select signal SEL are each at a logical 0, then the outputs of both logical switching circuits NOR0 and NOR1 will each be at a logical 0. *Id.* at 5:36–40. According to these logical states, transistor Mp1 will conduct, and the voltage across output terminal V<sub>h</sub> will be the value of power supply voltage source V<sub>CC</sub>. *Id.* at 5:40–43. Additionally, transistors Mp2 and Mp5 also will conduct, while transistors Mp3 and Mp4 will not conduct. *Id.* at 5:43–44. Thus, both capacitors C0 and C1 will be charged to the level of power supply voltage source V<sub>CC</sub>. *Id.* at 5:43–47.

If boost signal BOOST changes to a logical 1, while select signal SEL remains at a logical 0, then transistor Mp1 will no longer conduct, and the output of logical switching circuit NOR0 will be at the level of power supply voltage source  $V_{CC}$ . *Id.* at 5:53–57. As a result, the charge across capacitor C0 will increase to VH, which will approach 2 X  $V_{CC}$ , thereby increasing the voltage across output terminal  $V_h$  to VH. *Id.* at 5:57–61.

If boost signal BOOST changes back to a logical 0, while select signal SEL changes to a logical 1, then the outputs of both logical switching circuits NOR0 and NOR1 will each be at a logical 0. *Id.* at 5:62–66. According to these logical states, transistor Mp1 will conduct, and the voltage across output terminal  $V_h$  will be the value of power supply voltage source  $V_{CC}$ . *Id.* at 5:66–6:2. Additionally, transistors Mp3 and Mp4 also will conduct, while transistors Mp2 and Mp5 will not conduct, causing both capacitors C0 and C1 to be charged to the level of power supply voltage source  $V_{CC}$ . *Id.* at 6:2–6.

If the boost signal BOOST changes to a logical 1, while the select signal SEL remains at a logical 1, then transistor Mp1 will stop conducting, and the output of logical switching circuit NOR1 will be at the level of power voltage source  $V_{CC}$ . *Id.* at 6:11–15. This will raise the voltage across capacitor C1 to VH, which will approach 2 X  $V_{CC}$ , thereby raising the voltage across output terminal  $V_h$  again to VH. *Id.* at 6:15–19.

Thus, while first boost circuit BC0 is generating voltage level VH across output terminal  $V_h$ , second boost circuit BC1 is restoring the charge to capacitor C1. *Id.* at 6:20–23. Conversely, while second boost circuit BC1 is generating voltage level VH across output terminal  $V_h$ , first boost circuit BC0 is restoring the charge to capacitor C0. *Id.* at 6:23–27.

#### 2. Petitioner's Arguments

Petitioner addresses claims 1–3 separately. Accordingly, we address these claims in turn.

#### a. Claim 1

The preamble of claim 1 recites a "boost circuit" with an "input terminal" and an "output terminal." Petitioner identifies Hsieh's ping-pong boost circuit as a "boost circuit." Pet. 32. As discussed above, Hsieh's ping-pong boost circuit includes transistors Mp1, Mp3, and Mp5. Ex. 1005, Fig. 7. Petitioner notes that transistor Mp1 has a source connected to power supply voltage source  $V_{CC}$  as well as a drain and a bulk connected to output terminal  $V_h$ , which Petitioner identifies as an "output terminal." Pet. 32–33 (citing Ex. 1005, 4:50–53, Fig. 7). As for the recited "input terminal," Petitioner further notes that each of the sources of transistors Mp1, Mp3, and

Mp5 is connected to power supply voltage source  $V_{CC}$ , and contends that an ordinarily skilled artisan "would have understood that the sources of those transistors are essentially connected to a common input terminal that receives the power supply voltage source  $V_{CC}$ ." *Id.* at 32 (citing Ex. 1005, 4:66–67, 5:16–17, Fig. 7). To support this contention, Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1003 ¶ 134). Based on the entire trial record before us, we find that Petitioner has established that Hsieh discloses the preamble.<sup>3</sup>

Claim 1 further recites "a first switch coupled between the input terminal and the output terminal and operated by a first phase signal." For this limitation, Petitioner identifies Hsieh's transistor Mp5 as a "first switch," explaining that transistor Mp5 is positioned between power supply voltage source  $V_{CC}$  and output terminal  $V_h$ . *Id.* at 34–35. Petitioner further directs us to Figure 7 of Hsieh, which shows that transistor Mp5 is connected directly to supply voltage source  $V_{CC}$  and connected to output terminal  $V_h$  via transistor Mp4. *Id.* at 35; Ex. 1005, Fig. 7.

Petitioner also identifies Hsieh's select signal SEL as a "first phase signal." Pet. 34. Petitioner points out that "Hsieh discloses that transistor Mp5's gate is connected to select signal SEL," and contends that the "conducting of transistor Mp5 is controlled by select signal SEL." *Id.* (citing Ex. 1005, 5:18–19, 5:36–47, 5:62–6:6, Fig. 7). As support, Petitioner directs us to where Hsieh teaches that transistor Mp5 will conduct when select signal SEL is a logical 0, but will not conduct when select signal SEL is a logical 1. *Id.* (citing Ex. 1005, 5:36–47, 5:62–6:6). Additionally,

<sup>&</sup>lt;sup>3</sup> We need not decide whether the preamble is limiting because Petitioner shows that Hsieh discloses the preamble.

Petitioner explains that Hsieh's select signal SEL "is a 'phase signal' because it has phases in which it is logical 0 and logical 1." *Id.* at 34 n.12.

Based on the entire trial record before us, we find that Petitioner has established that Hsieh discloses the recited "first switch."

Claim 1 further recites "a second switch coupled between the input terminal and the output terminal and operated by a second phase signal that is opposite to the first phase signal." For this limitation, Petitioner identifies Hsieh's transistor Mp3 as a "second switch," explaining that Figure 7 of Hsieh shows transistor Mp3 being positioned between power supply voltage source  $V_{CC}$  and output terminal  $V_h$ . *Id.* at 38. In particular, Petitioner explains, transistor Mp3 is connected directly to power supply voltage source  $V_{CC}$  and connected to output terminal  $V_h$  via transistor Mp2. *Id.* (citing Ex. 1005, Fig. 7).

Petitioner also identifies Hsieh's signal SELB as a "second phase signal." *Id.* at 36. Claim 1 requires the "second switch" to be operated by the "second phase signal." For this aspect of the limitation, Petitioner notes that "Hsieh discloses that transistor Mp3's gate is connected to signal SELB," and contends that "signal SELB controls when transistor Mp3 is conducting." *Id.* at 36–37 (citing Ex. 1005, 5:1–3, 5:36–47, 5:62–6:6, Fig. 7). As support, Petitioner directs us to where Hsieh teaches that transistor Mp3 will conduct when signal SELB is at a logical 0, but will not conduct when signal SELB is at a logical 1. *Id.* at 37 (citing Ex. 1005, 5:36–47, 5:62–6:6).

Claim 1 also requires the "second phase signal" to be opposite to the "first phase signal." For this aspect of the limitation, Petitioner explains that "Hsieh describes that signal SELB is inverted from select signal SEL by

inverter INVS." *Id.* at 36 (citing Ex. 1005, 5:31–33). Petitioner further explains that "Hsieh also describes that the two signals [SEL and SELB] take opposite logical values at the same time (i.e., when one is logical 1, the other is logical 0, and vice versa)." *Id.* (emphasis omitted) (citing Ex. 1005, 5:36–39, 5:62–65). Additionally, Petitioner contends that an ordinarily skilled artisan "would have understood that 'SELB' means SEL 'bar' which, by convention, is the opposite of SEL." *Id.* at 37. Petitioner also contends that an ordinarily skilled artisan "would have understood that . . . the first and second phase signals are opposite to each other even though the signal paths for SEL and SELB are not identical," noting that the '875 patent "treats the two clock signals as being opposite . . . even though the signal paths for  $\Theta_1$  and  $\Theta_2$  in the [']875 Patent are not identical." *Id.* at 37 & n.13. Petitioner relies on the declaration testimony of Dr. Baker. *Id.* at 36–37 & n.13 (citing Ex. 1003 ¶¶ 144–146).

Based on the entire trial record before us, we find that Petitioner has established that Hsieh discloses the recited "second switch."

Claim 1 further recites "a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal." For this limitation, Petitioner identifies Hsieh's capacitor C1 as a "first capacitor." *Id.* at 39. Referring to Figure 7 of Hsieh, Petitioner points out that "top terminal VH1 of capacitor C1 is connected to output terminal V<sub>h</sub> via transistor Mp4." *Id.* (citing Ex. 1005, 5:12–15, Fig. 7). Thus, Petitioner contends, top terminal VH1 of Hsieh's capacitor C1 corresponds to the recited "first terminal." *Id.* 

Petitioner further contends that the bottom terminal of Hsieh's capacitor C1 corresponds to the recited "second terminal," and identifies

Hsieh's signal BOOST as a "boost signal." *Id.* at 40 & n.14. As discussed above, we construe "boost signal" to mean "a signal that is input into a voltage boosting circuit for providing an output voltage greater than a supplied input voltage." *See supra* Part III.A.1. With this in mind, we note Petitioner's assertion that "signal BOOST is used to boost the voltage of capacitors C0, C1 to generate a boosted voltage for the ping-pong boost circuit." Pet. 40 n.14 (citing Ex. 1005, 5:36–6:19, Fig. 7). Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1003 ¶ 155).

Petitioner also asserts that Hsieh's logical switching circuit NOR1 "receives signal BOOST as an input and outputs the signal y1 to the bottom terminal of capacitor C1." *Id.* at 41 (Ex. 1005, 5:22–29, Fig. 7). To illustrate, Petitioner refers to an annotated version of Figure 7 of Hsieh, which is reproduced below. *Id.* at 40.



FIG. 7

Petitioner's annotated version of Hsieh's Figure 7 shows a ping-pong boost circuit according to Hsieh. *See* Ex. 1005, 3:33–34; Pet. 40. Petitioner contends:

Hsieh discloses a circuit, including inverter INVB,<sup>[4]</sup> inverter INVS, and NOR gate NOR1 . . . . A [person of ordinary skill in the art] would have understood that this circuit is a noninverting buffer . . . (i.e., with select signal SEL serving as an enabling signal). Specifically, when SEL is logical 1, this noninverting buffer is enabled, and output y1 is the logical value of the input BOOST. When SEL is logical 0, this non-inverting buffer is disabled, and output y1 is always logical 0 regardless of the value of its input BOOST. Thus, when the non-inverting buffer is enabled, the output signal y1 is the logical value of the input BOOST. Thus, the bottom terminal of capacitor C1 is coupled for receiving signal BOOST.

Pet. 40–41 (internal citations omitted). As discussed above, "coupled for receiving" means "connected in order to receive." *See supra* Part III.A.2. Petitioner relies on the declaration testimony of Dr. Baker. Pet. 41 (citing Ex. 1003 ¶¶ 152–154).

Having considered the trial record before us, including Patent Owner's arguments regarding the claim terms "boost signal" and "coupled for receiving," which we address in detail below, we find that Petitioner has shown that Hsieh discloses the recited "first capacitor." *See infra* Part III.B.3.

Lastly, claim 1 recites "a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal." For this limitation, Petitioner identifies Hsieh's capacitor

<sup>&</sup>lt;sup>4</sup> Petitioner notes that "[t]his inverter is described in the specification of Hsieh as 'INVB' while mistakenly labeled as 'INVh' in FIG. 7." Pet. 41 n.15 (citing Ex. 1005, 5:30–35). We agree with Petitioner in this regard.

C0 as a "second capacitor." Pet. 42. Petitioner also identifies top terminal VH0 of Hsieh's capacitor C0 as a "first terminal." As support, Petitioner directs us to where Hsieh teaches that "top terminal VH0 of capacitor C0 is connected to output terminal  $V_h$  via transistor Mp2." *Id.* (citing Ex. 1005, 4:61–65, Fig. 7).

Petitioner further identifies the bottom terminal of Hsieh's capacitor C0 as a "second terminal." *Id.* at 43. Directing us to another annotated version of Figure 7 of Hsieh, which is reproduced below, Petitioner presents an argument similar to the one discussed above with respect to the recited "first capacitor." *Id.* at 43.



Petitioner's annotated version of Hsieh's Figure 7 shows a ping-pong boost circuit according to Hsieh. *See* Ex. 1005, 3:33–34; Pet. 43. According to Petitioner, an ordinarily skilled artisan would have understood that the

circuit comprising "inverter INVB and NOR gate NOR0, which receives signal BOOST as an input and outputs signal y0 to the bottom terminal of capacitor C0 . . . is a non-inverting buffer" that operates like the non-inverting buffer discussed above with respect to the recited "first capacitor." Pet. 43. That is, "when SEL is logical 0, this non-inverting buffer is enabled, and output y0 is the logical value of input BOOST," and "[w]hen SEL is logical 1, this non-inverting buffer is disabled, and output y0 is always logical 0 regardless of the value of its input BOOST." *Id.* at 44. Accordingly, Petitioner contends, "when the non-inverting buffer is enabled, the output signal y0 is the logical value of input BOOST," and "the bottom terminal of capacitor C0 is coupled for receiving signal BOOST." *Id.* Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1003 ¶ 159, 161); *see also* Ex. 1003 ¶ 160.

Having considered the trial record before us, including Patent Owner's arguments regarding the claim terms "boost signal" and "coupled for receiving," which we address in detail below, we find that Petitioner has established that Hsieh discloses the recited "second capacitor." *See infra* Part III.B.3.

#### b. Claim 2

Claim 2 depends from claim 1 and recites "an inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the first capacitor." For this limitation, Petitioner identifies Hsieh's inverter INVB as an "inverting buffer." As support, Petitioner directs us to where Hsieh teaches that "inverter INVB forms the inverted boost signals BOOSTB from the input BOOST." Pet. 45 (citing

Ex. 1005, 5:30–31). Referring to Figure 7 of Hsieh, Petitioner also points out that "inverter INVB ('inverting buffer') has an input coupled for receiving signal BOOST ('boost signal')," and that "the output of inverter INVB is connected to the bottom terminal of capacitor C1 via NOR gate NOR1." *Id.* at 46. As discussed above with respect to claim 1, Petitioner identifies Hsieh's capacitor C1 as a "first capacitor" and the bottom terminal of capacitor C1 as the capacitor's "second terminal." Having considered the trial record before us, including Patent Owner's arguments regarding the claim terms "boost signal" and "coupled for receiving," which we address in detail below, we find that Petitioner has shown that Hsieh discloses the recited "inverting buffer." *See infra* Part III.B.3.

Claim 2 further recites "a non-inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the second capacitor." For this limitation, Petitioner identifies Hsieh's inverter INVB and logical switching circuit NOR0 together as comprising a "non-inverting buffer." Pet. 47. To illustrate, Petitioner provides an annotated version of Figure 7 of Hsieh, which is reproduced below.

IPR2018-00998 Patent 6,127,875



FIG.

Petitioner's annotated version of Hsieh's Figure 7 shows a ping-pong boost circuit described in Hsieh (see Ex. 1005, 3:33–34), where the circuit components enclosed in green are what Petitioner identifies as comprising a "non-inverting buffer" (Pet. 48). As shown in the figure, the non-inverting buffer receives boost signal BOOST as its input at inverter INVB. Pet. 49. Additionally, the non-inverting buffer has an output at logical switching circuit NOR0 directly connected to the bottom terminal of capacitor C0. Id. at 50. As discussed above, Petitioner identifies Hsieh's capacitor C0 as a "second capacitor" and the bottom terminal of capacitor C0 as the capacitor's "second terminal."

According to Petitioner, an ordinarily skilled artisan would have understood that the non-inverting buffer circuit (enclosed in green) operates similarly to the non-inverting buffer discussed above with respect to claim 1. *Id.* at 48. In particular, Petitioner explains that "select signal SEL is an 'enabling signal," enabling the circuit when it is at a logical 0 and disabling the circuit when it is at a logical 1. *Id.* at 48–49. Petitioner further explains that output y0 depends on boost signal BOOST while the circuit is enabled, but does not depend on boost signal BOOST while the circuit is disabled. *Id.* at 49. To illustrate, Petitioner provides a truth table, which is reproduced below. *Id.* 

| BOOST | y0 | SEL          |
|-------|----|--------------|
| 1     | 1  | 0 (enabled)  |
| 0     | 0  |              |
| 1     | 0  | 1 (disabled) |
| 0     |    |              |

Petitioner's truth table shows the relationship between the input signal (i.e., Hsieh's boost signal BOOST), the output signal (i.e., Hsieh's output y0), and the enabling signal (i.e., Hsieh's select signal SEL) of the non-inverting buffer circuit. *Id.* When the circuit is enabled (i.e., when select signal SEL is at a logical 0), its output is not inverted from its input. *Id.* Petitioner relies on the declaration testimony of Dr. Baker. *Id.* at 48–49 (citing Ex. 1003 ¶ 171–173).

Having considered the trial record before us, including Patent Owner's arguments regarding the claim terms "boost signal," "coupled for receiving," and "non-inverting buffer," which we address in detail below, we find that Petitioner has established that Hsieh discloses the recited "noninverting buffer." *See infra* Part III.B.3.

#### c. Claim 3

Claim 3, which also depends from claim 1, recites "a third switch coupled between the first terminal of the first capacitor and the output terminal, and operated by the second phase signal." For this limitation, Petitioner identifies Hsieh's transistor Mp4 as a "third switch," explaining that transistor Mp4 is positioned between top terminal VH1 of capacitor C1 and output terminal V<sub>h</sub>. Pet. 52 (citing Ex. 1005, Fig. 7). As discussed above with respect to claim 1, Petitioner identifies Hsieh's capacitor C1 as a "first capacitor," top terminal VH1 as the capacitor's "first terminal," and output terminal V<sub>h</sub> as an "output terminal."

Petitioner further contends that Hsieh's transistor Mp4 is operated by signal SELB (which Petitioner identifies as a "second phase signal," as discussed above with respect to claim 1). *Id.* at 51. As support, Petitioner directs us to Hsieh's teaching that the gate of transistor Mp4 is connected to signal SELB. *Id.* (citing Ex. 1005, Fig. 7). Petitioner also directs us to where Hsieh teaches that transistor Mp4 does not conduct when signal SELB is at a logical 1, but does conduct when signal SELB is at a logical 0. *Id.* (citing Ex. 1005, 5:36–47, 5:62–6:6). Petitioner relies on the declaration testimony of Dr. Baker. *Id.* (citing Ex. 1003 ¶ 178).

Based on the entire trial record before us, we find that Petitioner has established that Hsieh discloses the recited "third switch."

Claim 3 also recites "a fourth switch coupled between the first terminal of the second capacitor and the output terminal, and operated by the first phase signal." For this limitation, Petitioner identifies Hsieh's transistor Mp2 as a "fourth switch," explaining that transistor Mp2 is located between top terminal VH0 of capacitor C0 and output terminal  $V_h$ . *Id.* at 53. As

discussed above with respect to claim 1, Petitioner identifies Hsieh's capacitor C0 as a "second capacitor," top terminal VH0 as the capacitor's "first terminal," and output terminal  $V_h$  as an "output terminal."

Petitioner further contends that Hsieh's transistor Mp2 is operated by signal SEL (which Petitioner identifies as a "first phase signal," as discussed above with respect to claim 1). *Id.* at 52. As support, Petitioner points to Hsieh's teaching that the gate of transistor Mp2 is connected to select signal SEL. *Id.* (citing Ex. 1005, 4:62–63, Fig. 7). Petitioner additionally directs us to where Hsieh teaches that transistor Mp2 conducts when select signal SEL is at a logical 0, but does not conduct when select signal SEL is at a logical 1. *Id.* (citing Ex. 1005, 5:36–47, 5:62–6:6). Petitioner relies on the declaration testimony of Dr. Baker. *Id.* at 53 (citing Ex. 1003 ¶ 182).

Based on the entire trial record before us, we find that Petitioner has established that Hsieh discloses the recited "fourth switch."

## 3. Patent Owner's Arguments

Patent Owner argues that Hsieh does not disclose three claim limitations: "boost signal," "second terminal coupled for receiving" the boost signal, and "non-inverting buffer." PO Resp. 35–48. We address these limitations in turn.

#### a. "boost signal"

As discussed above, claims 1 and 2 recite the term "boost signal." Patent Owner argues that Hsieh's BOOST signal is not a "boost signal" because "y0 and y1 are not non-inverted or inverted versions of the signal

designated BOOST in Hsieh." PO Resp. 38. As support, Patent Owner contends,

[T]here are only two time intervals during which the voltage at the top terminal of the capacitors (C0 or C1) is increased or boosted. . . . [D]uring the first time interval, . . . . [t]he signal y0 is received by the bottom terminal ("second terminal") of C0, which was previously charged to Vcc. As a result, the voltage at VH0 (the top terminal ("first terminal") of C0) is increased from Vcc to nearly 2Vcc. During the second time interval, . . . . [t]he signal  $y[1]^{[5]}$  is received by the bottom terminal ("second terminal") of C1, which was previously charged to Vcc. As a result, the voltage at VH1 (the top terminal ("first terminal") of C1) is increased from Vcc to nearly 2Vcc.

*Id.* at 37 (internal citations omitted). According to Patent Owner, "[s]ignals y0 and y1 that are output by NOR0 and NOR1, respectively, and received by the bottom terminals ('second terminals') of C0 and C1, respectively, are not either non-inverted or inverted versions of the signal designated BOOST in Hsieh." *Id.* 

We disagree with Patent Owner's argument, which relies on Patent Owner's proposed construction of "boost signal" (i.e., "a voltage signal provided to the voltage boosting circuit such that either a non-inverted or inverted version of that signal is received by the second terminal of a capacitor, thereby causing the voltage of the first terminal to be increased"). As discussed above, that construction is overly narrow and improperly requires a non-inverted or inverted version of the boost signal. *See supra* Part III.A.1.

<sup>&</sup>lt;sup>5</sup> Patent Owner specifies "y0," but we believe Patent Owner intended to specify "y1." *See* Ex. 1005, Fig. 7 (showing capacitor C1 receiving signal y1, not signal y0).

The proper construction of "boost signal" is "a signal that is input into a voltage boosting circuit for providing an output voltage greater than a supplied input voltage." *Id.* Under that construction, we find that Hsieh's BOOST signal is a "boost signal," as recited in claim 1. Hsieh teaches that its "boost signals will cause the [output] voltage Vh to be clamped . . . to the level of the power supply voltage source Vcc and then boosted to the voltage VH." Ex. 1005, 4:37–39. Referring to Figure 7, Hsieh teaches specifically that "[i]f the BOOST signal now changes to a logical 1 and the SELECT signal remains at a logical 0, ... the output v0 of the logical switching circuit NOR0 will be placed at the level of the *power supply voltage source Vcc*," and "[t]he first plate VH0 of the first capacitor C0 will now be raised to the level of VH, which will approach the level of 2XVcc." Id. at 5:53–59 (emphases added) (cited by Pet. 40 n.14). We note that Hsieh's capacitor C1 corresponds to the recited "first capacitor." Hsieh also teaches that "[i]f the BOOST signal now changes to a logical 1 and the SELECT signal remains at a logical 1, . . . the output y1 of the logical switching circuit NOR1 will be placed at the level of the *power supply voltage source Vcc*," and "[t]he first plate VH1 of the second capacitor C1 will now be raised to the level of VH, which will approach the level of 2XVcc." Id. at 6:11–17 (emphases added) (cited by Pet. 40 n.14). Hsieh's capacitor C0 corresponds to the recited "second capacitor." For both scenarios, Hsieh states that "[t]his voltage doubling action will raise the voltage level of the output terminal [Vh] to the level of VH." Id. at 5:59–61, 6:17–19 (emphasis added) (cited by Pet. 40 n.14). In light of these teachings, we find that Patent Owner's argument does not undermine Petitioner's showing that Hsieh discloses the recited "boost signal."
# b. "coupled for receiving"

As discussed above, claim 1 recites "a first capacitor having . . . a second terminal coupled for receiving a boost signal" and "a second capacitor having ... a second terminal coupled for receiving the boost signal." Patent Owner argues that "the second terminals of capacitors C0 and C1 in Hsieh are not coupled for receiving the signal designated BOOST in Hsieh" because "the signals y0 and y1 are not either always non-inverted or inverted versions of BOOST." PO Resp. 39, 41; see also id. at 43 ("[U]nder the proper construction of these claim terms, for the second terminals of C0 and C1 to be coupled for receiving the signal designated BOOST in Hsieh, y0 and y1 must either always be the non-inverted version of BOOST or always be the inverted version of BOOST."). As support, Patent Owner points out that "the bottom terminal of the capacitor CO receives the signal y0 that is output by NOR0," and "the bottom terminal of the capacitor C1 receives the signal y1 that is output by NOR1." Id. at 40-41 (citing Ex. 1005, 5:5–11, 5:22–29, Fig. 7). Patent Owner contends that signals y0 and y1 are "entirely different signal[s] than the signal designated BOOST in Hsieh." Id. at 41. In particular, Patent Owner contends, "[S]ignals y0 and y1 are entirely new signals generated by the logic functions that include NOR0 and NOR1, respectively, of which BOOST is only one of two inputs." Id.

Patent Owner additionally contends that "the signal received by the second terminal of the first and second capacitors must be non-inverted or inverted versions of each other." *Id.* at 44. According to Patent Owner, Hsieh's signals "y0 and y1 are not either always non-inverted versions of

each other or always inverted versions of each other," but they are instead "different logic signals generated by different logic functions." *Id.* at 45.

We disagree with Patent Owner's argument. Patent Owner relies on its proposed construction of "terminal coupled for receiving . . . signal" (i.e., "terminal . . . is connected in a manner such that the signal received . . . is either always a non-inverted version of the boost signal or always an inverted version of the boost signal"). For the reasons given above, Patent Owner's proposed construction improperly requires a non-inverted version or inverted version of the boost signal. *See supra* Part III.A.2.

As explained above, the proper construction of "coupled for receiving" is "connected in order to receive." *Id.* Thus, "a first capacitor having . . . a second terminal coupled for receiving a boost signal" refers to a first capacitor having a second terminal that is connected in order to receive a boost signal. Similarly, "a second capacitor having . . . a second terminal coupled for receiving the boost signal" refers to a second capacitor having a second terminal coupled for receivent a second terminal that is connected in order to receive a second terminal that is connected in order to receive the boost signal.

Based on our construction, we find that the terminals of Hsieh's capacitors C0 and C1 are coupled for receiving a boost signal, namely, Hsieh's BOOST signal. Figure 7 of Hsieh shows that BOOST signal follows a path leading to capacitor C0 as well as a path leading to capacitor C1. Ex. 1005, Fig. 7. In particular, Figure 7 shows that BOOST signal passes through inverter INVB and logical switching circuit NOR0 before reaching capacitor C0, and that BOOST signal also passes through inverter INVB and logical switching circuit NOR1 before reaching capacitor C1. *Id.* Because BOOST signal passes through inverter INVB and logical switching verter INVB verter INVB

and y1, which are functions of BOOST signal. *See* Tr. 61:23–62:7 (Patent Owner's counsel conceding that Hsieh's signal y0 is "a function of the Boost signal"). Nothing in the '875 patent precludes the recited "boost signal" from passing through intervening circuit elements, such as Hsieh's inverter INVB and logical switching circuits NOR0, NOR1, before reaching a capacitor. Indeed, the embodiment in Figure 3 of the '875 patent includes intervening circuit elements, namely, inverting buffer driver 50 and non-inverting buffer driver 56. Ex. 1001, Fig. 3. The outputs of these drivers are functions of the boost signal. Accordingly, Patent Owner's argument does not undermine Petitioner's showing that Hsieh discloses "a first capacitor having . . . a second terminal coupled for receiving a boost signal" and "a second capacitor having . . . a second terminal coupled for receiving the boost signal."

# c. "non-inverting buffer"

As discussed above with respect to claim 2, Petitioner contends, and we agree, that the circuit including Hsieh's inverter INVB and logical switching circuit NOR0 comprises a "non-inverting buffer," as recited in the claim. Pet. 47. Patent Owner counters that the circuit including these two elements of Hsieh "is not a non-inverting buffer" because it "has two inputs, namely BOOST and SEL, and one output, namely y0." PO Resp. 46, 48. Patent Owner also contends that the circuit is not a non-inverting buffer because it "only *sometimes* generates an output that is a non-inverted version of the input." *Id.* at 47. According to Patent Owner, the recited "noninverting buffer" requires "a circuit with a single input and a single output,

where the output is always a non-inverted version of the input." *Id.* at 46 (emphasis omitted).

We disagree. Patent Owner relies on its proposed construction of "non-inverting buffer" (i.e., "a circuit with a single input and a single output, where the output is always a non-inverted version of the input"). As discussed above, Patent Owner's proposed construction improperly requires a *single input* and a *single output* as well as an output that is *always* a non-inverted version of the input. *See supra* Part III.A.3. Accordingly, that Hsieh's circuit comprising inverter INVB and logical switching circuit NOR0 may have multiple outputs and may sometimes generate an output that is a non-inverted version of the input does not undermine Petitioner's showing that Hsieh discloses the recited "non-inverting buffer." *See also* Ex. 1027, Fig. 3.6 ("Any two elements from an inverter IC can be used to make a non-inverting buffer element.") (cited by Pet. Reply 24), Fig. 3.15 ("Any NAND or NOR gate can be used as an inverting buffer element.") (cited by Pet. Reply 24).

In view of the foregoing, we determine that Petitioner has demonstrated by a preponderance of the evidence that Hsieh anticipates claims 1–3.

# IV. CONCLUSION<sup>6</sup>

In summary:

| Claims | Basis | Reference | Claims       | Claims       |
|--------|-------|-----------|--------------|--------------|
|        |       |           | Shown        | Not Shown    |
|        |       |           | Unpatentable | Unpatentable |
| 1–3    | § 102 | Hsieh     | 1–3          |              |

### V. ORDER

In consideration of the foregoing, it is hereby

ORDERED that claims 1-3 of the '875 patent are held unpatentable;

and

FURTHER ORDERED that, because this is a Final Written Decision, parties to the proceeding seeking judicial review of the decision must comply with the notice and service requirements of 37 C.F.R. § 90.2.

<sup>&</sup>lt;sup>6</sup> Should Patent Owner wish to pursue amendment of the challenged claims in a reissue or reexamination proceeding subsequent to the issuance of this Decision, we draw Patent Owner's attention to the April 2019 *Notice Regarding Options for Amendments by Patent Owner Through Reissue or Reexamination During a Pending AIA Trial Proceeding. See* 84 Fed. Reg. 16,654 (Apr. 22, 2019). If Patent Owner chooses to file a reissue application or a request for reexamination of the challenged patent, we remind Patent Owner of its continuing obligation to notify the Board of any such related matters in updated mandatory notices. *See* 37 C.F.R. § 42.8(a)(3), (b)(2).

# **PETITIONER:**

Jeremy Lang Ptabdocketjjl2@orrick.com

# PATENT OWNER:

Philip Levy plevy@eckertseamans.com

Robert Morris rwmorris@eckertseamans.com

# UNITED STATES PATENT AND TRADEMARK OFFICE

BEFORE THE PATENT TRIAL AND APPEAL BOARD

MICRON TECHNOLOGY, INC., Petitioner,

V.

NORTH STAR INNOVATIONS, INC., Patent Owner.

IPR2018-00999 Patent 6,127,875

Before MICHELLE N. WORMMEESTER, GARTH D. BAER, and STEVEN M. AMUNDSON, *Administrative Patent Judges*.

WORMMEESTER, Administrative Patent Judge.

JUDGMENT Final Written Decision Determining All Challenged Claims Unpatentable 35 U.S.C. § 318(a)

### I. INTRODUCTION

Micron Technology, Inc. ("Petitioner") filed a Petition (Paper 1, "Pet.") requesting *inter partes* review of claims 1–3 of U.S. Patent No. 6,127,875 (Ex. 1001, "the '875 patent"). North Star Innovations, Inc. ("Patent Owner") did not file a Preliminary Response. *See* Paper 7 (Waiver of Patent Owner's Preliminary Response). Pursuant to 35 U.S.C. § 314, we instituted an *inter partes* review of claims 1–3 on all grounds presented in the Petition. Paper 9 ("Inst. Dec."). Patent Owner filed a Response (Paper 16, "PO Resp."), and Petitioner filed a Reply (Paper 24, "Pet. Reply"). Patent Owner then filed a Sur-Reply (Paper 26, "PO Sur-Reply").

On July 17, 2019, we conducted an oral hearing. A copy of the transcript (Paper 29, "Tr.") is included in the record.

We have jurisdiction under 35 U.S.C. § 6(b). For the reasons that follow, we determine that Petitioner has shown by a preponderance of the evidence that claims 1–3 of the '875 patent are unpatentable. This final written decision is issued pursuant to 35 U.S.C. § 318(a).

#### II. BACKGROUND

# A. Related Proceedings

The parties identify two related district court cases. Pet. 2; Paper 4 (Patent Owner's Submission of Mandatory Notice Information), 1. The parties also identify several related petitions for *inter partes* review. Pet. 3; Paper 4, 1.

#### B. The '875 Patent

The '875 patent describes a voltage-boosting circuit, which provides an output voltage that is greater than the supplied input voltage. Ex. 1001, 1:5–9. Figure 3, which is reproduced below, illustrates an example of a boosting circuit according to the '875 patent. *Id.* at 2:3–4, 2:18–20.



In particular, Figure 3 shows double-pumping voltage-boosting circuit 40, which has an A side and a B side. *Id.* at 2:20–23. Supply voltage  $V_{DD}$  is applied to terminal 44. *Id.* at 2:25–26. Switches 42A and 42B connect supply voltage  $V_{DD}$  to respective terminals 46 and 54 when closed, and disconnect terminal 44 from terminals 46 and 54 when opened. *Id.* at 2:24–28. The A side of circuit 40 additionally includes capacitor 48A, which is connected between terminal 46 and the output of inverting buffer driver 50. *Id.* at 2:28–30. Similarly, the B side of circuit 40 includes capacitor 48B, which is connected between terminal 54 and non-inverting buffer driver 56. *Id.* at 2:31–33. Terminals 46 and 54 are connected via respective switches 52A and 52B to output 57 of circuit 40, which is connected to load 58. *Id.* at

2:33–36. A voltage boost signal is applied to the inputs of inverting buffer driver 50 and non-inverting buffer driver 56. *Id.* at 2:36–37.

To help explain how circuit 40 operates, Figure 2A also is reproduced below. *Id.* at 2:1–2.



Figure 2A shows non-overlapping clock signals C1 and C2 (or clocking signals 34 and 36) that are 180 degrees out of phase with each other. *Id.* at 1:32–34, 2:39.

During first half cycle  $\Theta_1$  of clocking signals 34 and 36, switches 42A and 52B are closed, while switches 42B and 52A are opened. *Id.* at 2:38–40. Assuming that capacitor 48B has already been charged to V<sub>DD</sub> during a previous half cycle, when switch 52B is closed, the boost signal changes to a high-level state, boosting the voltage across capacitor 48B to nearly 2V<sub>DD</sub> to drive into load 58. *Id.* at 2:40–46. As current from capacitor 48B flows into load 58, the charge across capacitor 48B starts to decrease. *Id.* at 2:46–57. At the same time, capacitor 48A is being charged to V<sub>DD</sub>. *Id.* at 2:54–56. Conversely, during second half cycle  $\Theta_2$ , switches 42B and 52A are closed, while switches 42A and 52B are opened. *Id.* at 2:56–58. The boost signal also changes from the high-level state to a low-level state, boosting the voltage across capacitor 48A. *Id.* at 2:58–59. As the voltage across

capacitor 48A is boosted, the A side of circuit 40 drives load 58 with a voltage nearly equal to  $2V_{DD}$ , while  $V_{DD}$  is applied across capacitor 48B. *Id.* at 2:59–63. Thus, during the initiation of both half cycles, the voltage drive into load 58 is raised to nearly  $2V_{DD}$ . *Id.* at 2:63–65.

### C. Illustrative Claim

Petitioner challenges claims 1–3 of the '875 patent. Claim 1 is independent and illustrative of the challenged claims:

1. A boost circuit having an input terminal and an output terminal, comprising:

- a first switch coupled between the input terminal and the output terminal and operated by a first phase signal;
- a second switch coupled between the input terminal and the output terminal and operated by a second phase signal that is opposite to the first phase signal;
- a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal; and
- a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal.

# D. Asserted Grounds of Unpatentability

Petitioner challenges claims 1–3 of the '875 patent on one ground of

anticipation under 35 U.S.C. § 102 and two grounds of obviousness under

35 U.S.C. § 103.<sup>1</sup> Pet. 3–4, 33–80. We instituted *inter partes* review of all three grounds. Inst. Dec. 29. The instituted grounds are as follows.

| Claims Challenged | 35 U.S.C. § | Reference(s)                |
|-------------------|-------------|-----------------------------|
| 1 and 3           | 102         | Foss <sup>2</sup>           |
| 1–3               | 103         | Foss and Baker <sup>3</sup> |
| 1–3               | 103         | Foss and Rabii <sup>4</sup> |

In support of the instituted grounds, Petitioner relies on a Declaration (Ex. 1003) as well as a Reply Declaration (Ex. 1020) of Jacob Baker, Ph.D., P.E. With its Response, Patent Owner submits a Declaration of Sunil Khatri, Ph.D. (Ex. 2001). The transcript of the deposition of Dr. Khatri is entered in the record as Exhibit 1022. The record does not contain a transcript of any deposition of Dr. Baker.

### **III. ANALYSIS**

# A. Claim Construction

The '875 patent expired on August 13, 2018, twenty years from its filing date of August 13, 1998. Ex. 1001, code (22); *see also* Pet. 19; PO Resp. 17. For claims of an expired patent, the Board applies the claim interpretation standard applied by district courts. *See Samsung Elecs. Co. v.* 

<sup>&</sup>lt;sup>1</sup> The Leahy-Smith America Invents Act ("AIA") amended 35 U.S.C. §§ 102 and 103. *See* Pub. L. No. 112-29, 125 Stat. 284, 285–88 (2011). Because the application that issued as the '875 patent was filed before the effective date of the relevant amendments, the pre-AIA versions of §§ 102 and 103 apply.

<sup>&</sup>lt;sup>2</sup> Foss, U.S. Patent No. 5,267,201, issued Nov. 30, 1993 (Ex. 1006).

<sup>&</sup>lt;sup>3</sup> R. Jacob Baker et al., *CMOS Circuit Design, Layout, and Simulation* (Stuart K. Tewksbury ed., 1998) (Ex. 1007).

<sup>&</sup>lt;sup>4</sup> Shahriar Rabii & Bruce A. Wooley, *A 1.8-V Digital-Audio Sigma-Delta Modulator in 0.8-μm CMOS*, 32 IEEE JOURNAL OF SOLID-STATE CIRCUITS 783 (1997) (Ex. 1008).

*Elm 3DS Innovations, LLC*, 925 F.3d 1373, 1376 (Fed. Cir. 2019). "[T]he words of a claim 'are generally given their ordinary and customary meaning' .... that the term would have to a person of ordinary skill in the art in question at the time of the invention." *Phillips v. AWH Corp.*, 415 F.3d 1303, 1312–13 (Fed. Cir. 2005) (en banc). "[T]he person of ordinary skill in the art is deemed to read the claim term not only in the context of the particular claim in which [it] appears, but in the context of the entire patent, including the specification." *Id.* at 1313. A "claim construction that excludes [a] preferred embodiment [described in the specification] is rarely, if ever, correct and would require highly persuasive evidentiary support." *Adams Respiratory Therapeutics, Inc. v. Perrigo Co.*, 616 F.3d 1283, 1290 (Fed. Cir. 2010) (citation omitted). But "a claim construction must not import limitations from the specification into the claims." *Douglas Dynamics, LLC v. Buyers Prods. Co.*, 717 F.3d 1336, 1342 (Fed. Cir. 2013).

Petitioner and Patent Owner propose constructions for various claim terms. Pet. 20–25; PO Resp. 22–30. For purposes of this Decision, we address the claim term "switch." *See Nidec Motor Corp. v. Zhongshan Broad Ocean Motor Co.*, 868 F.3d 1013, 1017 (Fed. Cir. 2017) (noting that "we need only construe terms 'that are in controversy, and only to the extent necessary to resolve the controversy" (quoting *Vivid Techs., Inc. v. Am. Sci.* & *Eng 'g, Inc.*, 200 F.3d 795, 803 (Fed. Cir. 1999))). Other issues of claim interpretation are addressed within the unpatentability analysis below.

#### "switch"

This term appears in independent claim 1 as well as dependent claim 3. Patent Owner argues,

[T]he term "switch" would have been understood by a [person of ordinary skill in the art] as used in the context of the electrical circuit[r]y such as the voltage boosting circuits described in the '875 patent to mean "a device configured with three terminals (where the third terminal is a control terminal) and connected between two lines, that in operation is in either an open or closed state, and whose voltage drop between the two lines in the closed state is solely dependent on the internal resistance of the device."

PO Resp. 30 (emphasis omitted). In support of this argument, Patent

Owner contends,

For switches 52A and 52B, the '875 patent employs PMOS transistors configured as switches rather than as diodes. As a result, there is no reduction of the achievable boosting voltage by  $V_{tn}$ . In other words, the circuit configuration described in the '875 patent is, as Foss describes in its invention, a 'fully switched' configuration. Thus, when switches 52A and 52B are closed, the pathways between node 46 and terminal 57 and between node 54 and terminal 57 have a very low impedance. The signal on the two lines, therefore, will be substantially identical except for any voltage drop due to the internal resistance of switches 52A and 52B, which can be engineered to be minimal compared to the voltage drop of V<sub>tn</sub>.

*Id.* at 28 (internal citations omitted). Patent Owner additionally contends that "the '875 patent discloses the desire for the boosted voltage to reach nearly  $2V_{DD}$ ," and that "[a] voltage drop of  $V_{tn}$  would undermine, if not render unachievable, the purpose of the voltage boosting circuit disclosed by the '875 patent." *Id.* at 45 (citing Ex. 2001 ¶ 128). We note that Foss describes  $V_{tn}$  as "the threshold voltage of an N-channel field effect transistor (FET)." Ex. 1006, 1:20–21. According to Patent Owner, its "understanding of the term 'switch' as used in the '875 patent is consistent with standard dictionary definitions in the field of electrical and computer engineering."

PO Resp. 29 (citing Ex. 2003, 1134). Patent Owner relies on the declaration testimony of Dr. Khatri. *Id.* at 27–30 (citing Ex. 2001 ¶¶ 93–97).

By contrast, Petitioner argues that "[a]s of the filing date of the 875 Patent, one of ordinary skill in the art would have understood a 'switch' to be any electronic device connected between two lines that operates in two states: open and closed." Pet. Reply 16. Petitioner relies on various dictionary definitions, and contends that Patent Owner's "argument is premised on an erroneous claim construction that limits the scope of the term 'switch' to only the exact type of switch disclosed in the specification." Id. at 16–17 (citing Ex. 2003, 1134; Ex. 1032, 762; Ex. 1033, 672); see also *id.* at 20 ("[Patent Owner] proposes constructions that would read limitation[s] into the claims and limit those claims to only the illustrated. example circuit set forth in the 875 Patent's specification."). According to Petitioner, "switches can be implemented in a variety of different ways, including . . . diodes, pass transistors, or 'fully switched' transistors."" Id. at 17–18 (citing Ex. 1006, 2:16–18; Ex. 1034, 33; Ex. 1035, 15); see also Ex. 1034, 33 ("[T]he diode, within these limitations, may be considered as a switch which is closed in the forward direction (heavy conduction) and open in the reverse direction (no conduction)."); Ex. 1035, 15 (describing switch equivalents of diodes). Petitioner relies on the declaration testimony of Dr. Baker. Pet. Reply 16–17 (citing Ex. 1020 ¶¶ 27–34).

Patent Owner counters that its "construction is not just based on a single embodiment," for "[i]n every embodiment of the '875 Patent specification, fully switched transistors are described in the context of the voltage boosting circuit." PO Sur-Reply 23. Additionally, with respect to voltage drops of  $V_{tn}$ , Patent Owner reiterates that "such a significant voltage

drop would undermine the objective of the '875 Patent to boost voltage to  $2V_{DD}$ ." *Id.* at 25.

Based on the record before us, we agree with Petitioner. Patent Owner's proposed construction improperly imports limitations from the specification into the claims. In particular, Patent Owner's proposed construction improperly requires a device with *three terminals*. Even if every embodiment described in the '875 patent specification discloses switches as devices with three terminals, the specification "is not a substitute for, nor can it be used to rewrite, the chosen claim language." SuperGuide Corp. v. DirecTV Enters., Inc., 358 F.3d 870, 875 (Fed. Cir. 2004); see also *Liebel-Flarsheim Co. v. Medrad, Inc.*, 358 F.3d 898, 906 (Fed. Cir. 2004) (expressly rejecting "the contention that if a patent describes only a single embodiment, the claims of the patent must be construed as being limited to that embodiment"). We recognize that "understanding the claim language may be aided by the explanations contained in the written description," but "it is important not to import into a claim limitations that are not a part of the claim." SuperGuide, 358 F.3d at 875. Thus, "a particular embodiment appearing in the written description may not be read into a claim when the claim language is broader than the embodiment." Id.

Here, the claim language recites nothing about three terminals. As our reviewing court has explained, "it is the *claims*, not the written description, which define the scope of the patent right." *Laitram Corp. v. NEC Corp.*, 163 F.3d 1342, 1347 (Fed. Cir. 1998). Although the '875 patent specification may disclose embodiments shown in Figures 3 and 5 where the switches have three terminals, nowhere does the specification limit "switch" to those embodiments, which we note are described in terms of preference.

For example, the '875 patent states that "FIG. 5 is a partial block and schematic diagram of the voltage boosting circuit of the present invention shown in FIG. 3." Ex. 1001, 2:7–9. The '875 patent further states that Figure 3 shows "double pumping voltage boosting converter 40 of the *preferred* embodiment of the present invention." *Id.* at 2:18–20 (emphasis added). Our reviewing court has "cautioned against limiting the claimed invention to preferred embodiments or specific examples in the specification." *Williamson v. Citrix Online, LLC*, 792 F.3d 1339, 1346–47 (Fed. Cir. 2015) (quoting *Teleflex, Inc. v. Ficosa N. Am. Corp.*, 299 F.3d 1313, 1328 (Fed. Cir. 2002)).

Patent Owner's proposed construction also improperly requires a device with a *voltage drop that is solely dependent on the internal resistance* of the device. The claim language recites nothing about a voltage drop, let alone one that is solely dependent on internal resistance. Even if the '875 patent discloses embodiments with that feature, nowhere does the specification limit "switch" to those embodiments.

We note Patent Owner's contention that a voltage drop of  $V_{tn}$  "would undermine the objective of the '875 Patent to boost voltage to  $2V_{DD}$ ." *See* PO Sur-Reply 25. That contention is unpersuasive. Although the specification of the '875 patent provides examples of boosting voltage to "nearly  $2V_{DD}$ ," it does not require boosting voltage to  $2V_{DD}$  or nearly  $2V_{DD}$ . *See* Ex. 1001, 2:40–46, 2:56–63, Fig. 4. Indeed, the specification states more broadly that "[t]he present invention relates . . . to a double pumping voltage boosting circuit for providing *an output voltage greater than a supplied input voltage*." *Id.* at 1:5–8 (emphasis added). Moreover, nothing in the '875 patent indicates that the voltage boosting circuit would not be able to tolerate a voltage drop other than the internal resistance of the switches, including a voltage drop of  $V_{tn}$ .

As noted above, "we need only construe terms . . . to the extent necessary to resolve the controversy." *Nidec*, 868 F.3d at 1017. For purposes of this Decision, we do not construe the entire scope of "switch." Instead, we determine based on the record before us that "switch" is not limited to a device with three terminals. A "switch" may therefore encompass a device with two terminals. Additionally, we determine that "switch" also is not limited to a device with a voltage drop that is dependent solely on the internal resistance of the device. That is, a "switch" may encompass a device with a voltage drop of V<sub>tn</sub>.

#### B. Anticipation by Foss

Petitioner asserts that Foss anticipates claims 1 and 3 of the '875 patent. Pet. 33–48. Patent Owner responds that Foss does not anticipate these claims because Foss does not disclose three claim limitations: "boost signal," "third switch," and "fourth switch." PO Resp. 30–36, 43–46. For the reasons explained below, we determine that Petitioner has demonstrated by a preponderance of the evidence that Foss anticipates claims 1 and 3.

#### 1. Foss

Petitioner relies on Foss's description of what Foss calls "a voltage boosting circuit according to the prior art." Pet. 34–48 (citing, e.g., Ex. 1006, 1:24–26, Figs. 1, 2); Ex. 1006, 1:24–26, Figs. 1, 2. Figures 1 and 2 of Foss are reproduced below.



Figure 1 is a schematic diagram of "a prior art voltage boosting circuit," and Figure 2 shows clock signal waveforms used to drive the circuit. Ex. 1006, 3:16–19.

The circuit includes transistors 1 and 2, which form a bi-stable flipflop. *Id.* at 1:27–28. The sources of the transistors are connected to voltage rail V<sub>dd</sub>, and the drain of each transistor is connected to the gate of the other transistor, forming nodes 3 and 4, which are connected to one terminal of capacitor 7 via transistors 5 and 6. *Id.* at 1:28–34. The clock source voltage at the output of inverter 8 is shown as waveform  $\phi_2$ , varying between voltages V<sub>dd</sub> and V<sub>ss</sub>, while the clock source voltage at the output of inverter 10 is shown as waveform  $\phi_1$ , also varying between voltages V<sub>dd</sub> and V<sub>ss</sub>. *Id.* at 1:40–44. As the levels of  $\phi_1$  and  $\phi_2$  vary between V<sub>dd</sub> and V<sub>ss</sub>,

capacitors 9 and 11 alternately charge between  $V_{dd}$  and  $V_{ss}$  and discharge to capacitor 7. *Id.* at 1:49–51. The output terminal of the circuit supplies boosted voltage  $V_{pp}$  at the junction of capacitor 7 and transistors 5 and 6. *Id.* at 1:45–47, 1:62. The maximum achievable value for voltage  $V_{pp}$  at the output terminal is  $2V_{dd}$ – $V_{tn}$ , where  $V_{tn}$  is the threshold of operation of either transistor 5 or transistor 6. *Id.* at 1:51–54.

#### 2. Petitioner's Arguments

Petitioner addresses claims 1 and 3 separately. Accordingly, we address these claims in turn.

#### a. Claim 1

As noted above, Petitioner relies on Foss's teachings regarding "a voltage boosting circuit according to the prior art." Pet. 34–48. For example, the preamble of claim 1 recites a "boost circuit" with an "input terminal" and an "output terminal." Petitioner identifies the boosting circuit in Figure 1 of Foss as a "boost circuit." *Id.* at 34. Petitioner also identifies the voltage rail for receiving voltage V<sub>dd</sub> as an "input terminal," and the output terminal at the junction of capacitor 7 and transistors 5 and 6 as an "output terminal." *Id.* at 35. Based on the entire trial record before us, we find that Petitioner has established that Foss discloses the preamble.<sup>5</sup>

Claim 1 further recites "a first switch coupled between the input terminal and the output terminal and operated by a first phase signal." For this limitation, Petitioner identifies transistor 1 in Figure 1 of Foss as a "first

<sup>&</sup>lt;sup>5</sup> We need not decide whether the preamble is limiting because Petitioner shows that Foss discloses the preamble.

switch," explaining that the figure shows the source of transistor 1 being connected to voltage rail  $V_{dd}$  (i.e., "input terminal") and its drain being connected to the output terminal via transistor 5. *Id.* at 37 (citing Ex. 1006, 1:27–34, Fig. 1); *see also* Ex. 1006, 1:45–47. Petitioner further identifies clock signal  $\phi_2$  as a "first phase signal." Pet. 36. As support, Petitioner points out that Foss teaches that the gate of transistor 1 is connected to node 4, which is connected to clock signal  $\phi_2$  via capacitor 9. *Id.* According to Petitioner, an ordinarily skilled artisan "would have understood that conducting of transistor 1 is controlled by clock signal  $\phi_2$ ." *Id.* Petitioner relies on the declaration testimony of Dr. Baker:

[T]he potential at node 4 is derived from the voltage of clock signal  $\phi_2$  through capacitor 9. It was common and well known knowledge that a signal input to a transistor's gate controls whether that transistor is conducting or not. Specifically, the input signal operates to turn on or off the transistor by inducing an electrical channel between the source and dra[in] of the transistor. Here, transistor 1 is conducting when clock signal  $\phi_2$  is high, and is not conducting when clock signal  $\phi_2$ .

Ex. 1003 ¶ 193 (citing Ex. 1006, Fig. 1) (cited by Pet. 36). Based on the entire trial record before us, we find that Petitioner has shown that Foss discloses the recited "first switch."

Claim 1 further recites "a second switch coupled between the input terminal and the output terminal and operated by a second phase signal that is opposite to the first phase signal." For this limitation, Petitioner identifies transistor 2 in Figure 1 of Foss as a "second switch," and explains that the figure shows the source of transistor 2 being connected to voltage rail  $V_{dd}$  (i.e., "input terminal") and its drain being connected to the output terminal via transistor 6. Pet. 40. Petitioner also identifies clock signal  $\phi_1$  as a

"second phase signal," and contends that an ordinarily skilled artisan "would have understood that conducting of transistor 2 is controlled by clock signal  $\phi_1$ ." *Id.* at 38. Petitioner relies again on the declaration testimony of Dr. Baker, which is based on analysis similar to that discussed above with respect to the recited "first switch." *Id.* (citing Ex. 1003 ¶ 197). Additionally, Petitioner directs us to Figure 2 of Foss, which, according to Petitioner, shows that clock signals  $\phi_1$  and  $\phi_2$  are opposite to each other. *Id.* at 39 (citing Ex. 1006, Fig. 2); *see also* Ex. 1003 ¶ 198 (cited by Pet. 39). On this record, we find that Petitioner has shown that Foss discloses the recited "second switch."

Claim 1 further recites "a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal." For this limitation, Petitioner identifies capacitor 11 in Figure 1 of Foss as a "first capacitor." Pet. 40. Referring to Figure 1 of Foss, Petitioner points out that the right-side terminal of capacitor 11 is connected to node 3, which is connected to the output terminal through transistor 5. *Id.* at 40–41 (citing Ex. 1006, Fig. 1). Thus, Petitioner contends, the right-side terminal of capacitor 11 corresponds to the recited "first terminal." *Id.* 

Petitioner further contends that the left-side terminal of capacitor 11 corresponds to the recited "second terminal," identifying a clock source described in Foss as a "boost signal." *Id.* at 41. Petitioner explains that "the left-side terminal of capacitor 11 receives clock signal  $\phi_1 \dots$ , which is inverted from a first clock source via inverter 10." *Id.* (citing Ex. 1006, 1:37–39, Fig. 1). According to Petitioner, "the first clock source is a boost signal" because it "is input to the prior art voltage boosting circuit and is

used to generate a boosted voltage." *Id.* at 42 (citing Ex. 1006, 1:25–51). Petitioner points out that Foss teaches that "the clock source output at the output of inverter 10 is shown as waveform  $\phi_1$ , varying between the voltage  $V_{dd}$  and  $V_{ss}$ ," and that "[a]s the levels of  $\phi_1$  and  $\phi_2$  vary . . . capacitors 9 and 11 alternately charge between  $V_{ss}$  and  $V_{dd}$  and discharge to capacitor 7." *Id.* (citing Ex. 1006, 1:42–44, 1:49–51). Foss also teaches that "the output terminal of the circuit supplies the [boosted] voltage  $V_{pp}$  at the junction of the capacitor 7 and transistors 5 and 6." Ex. 1006, 1:45–47, 1:51–52, 1:62. The maximum value for boosted voltage  $V_{pp}$  is  $2V_{dd}$ – $V_{tn}$ , where  $V_{tn}$  is the threshold of operation of either transistor 5 or transistor 6. *Id.* at 1:51–54.

Having considered the trial record before us, including Patent Owner's arguments regarding the claim term "boost signal," which we address in detail below, we find that Petitioner has established that Foss discloses the recited "first capacitor." *See infra* Part III.B.3.a.

Lastly, claim 1 recites "a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal." For this limitation, Petitioner identifies capacitor 9 in Figure 1 of Foss as a "second capacitor." Pet. 43. Referring to Figure 1 of Foss, Petitioner further identifies the left-side terminal of capacitor 9 as a "first terminal" and the right-side terminal of capacitor 9 as a "second terminal." *Id.* at 43–44. Petitioner explains that the left-side terminal of capacitor 9 is connected to node 4, which is connected to the output terminal through transistor 6. *Id.* at 43 (citing Ex. 1006, Fig. 1). Petitioner additionally explains that "the right-side terminal of capacitor 9 receives clock signal  $\phi_2 \dots$ , which is inverted from [a] second clock source via inverter 8." *Id.* at 44. According to Petitioner, "the second clock source is

[also] the boost signal" because Foss describes both clock signals  $\phi_1$  and  $\phi_2$ as being provided by a common oscillator. Id. at 44–45. In particular, Petitioner points us to where Foss teaches that "the prior art pump ... is driven by an oscillator 40,<sup>[6]</sup> which provides the clock signals, e.g.  $\phi_1$ ,  $\phi_2$ ." Id. at 45 (citing Ex. 1006, 6:27–30). Relying on the declaration testimony of Dr. Baker, Petitioner asserts that the first clock source in Foss provides a signal that is a non-inverted output of the oscillator, while the second clock source in Foss provides a signal that is an inverted output of the oscillator, thereby allowing for the generation of the opposite clock signals shown in Figure 2 of Foss. *Id.* at 45 (citing Ex. 1003 ¶ 212–215); see also Ex. 1003 ¶ 212 (stating that "FIG. 2 illustrates clock signal waveforms used to drive the circuit") (emphasis omitted). Having considered the trial record before us, including Patent Owner's arguments regarding the claim term "boost signal," which we address in detail below, we find that Petitioner has established that Foss discloses the recited "second capacitor." See infra Part III.B.3.a.

# b. Claim 3

Claim 3 depends from claim 1 and recites two additional limitations. The first limitation is "a third switch coupled between the first terminal of the first capacitor and the output terminal, and operated by the second phase signal." For this limitation, Petitioner identifies transistor 5 in Figure 1 of

<sup>&</sup>lt;sup>6</sup> In this instance, Foss designates the oscillator with the number "40," but we believe the oscillator should have been designated with the number "44." *See generally* Ex. 1006 (no other instances of "oscillator 40"); *id.* at 6:30–43 (instances of "oscillator 44"); *id.* at Fig. 6 (designating the oscillator with the number "44").

Foss as a "third switch." Pet. 46. Referring to Figure 1 of Foss, Petitioner points out that transistor 5 is located between the right-side terminal (i.e., "first terminal") of capacitor 11 (i.e., "first capacitor") and the output terminal of the circuit. *Id.* at 47 (citing Ex. 1006, Fig. 1). Petitioner also points out that the gate of transistor 5 is connected to node 3, which is connected to clock signal  $\phi_1$  (i.e., "second phase signal") through capacitor 11. *Id.* at 46 (citing Ex. 1006, Fig. 1). According to Petitioner, an ordinarily skilled artisan "would have understood that clock signal  $\phi_1$  controls when transistor 5 is conducting." *Id.* Petitioner relies on the declaration testimony of Dr. Baker. *Id.* at 46 n.16 (citing Ex. 1003 ¶ 114). Having considered the record before us, including Patent Owner's arguments regarding the claim term "third switch," which we address in detail below, we find that Petitioner has established that Foss discloses the recited "third switch." *See infra* Part III.B.3.b.

The second limitation in claim 3 is "a fourth switch coupled between the first terminal of the second capacitor and the output terminal, and operated by the first phase signal." For this limitation, Petitioner identifies transistor 6 in Figure 1 of Foss as a "fourth switch." Pet. 47. Petitioner points out that Figure 1 of Foss shows that transistor 6 is located between the left-side terminal (i.e., "first terminal") of capacitor 9 (i.e., "second capacitor") and the output terminal of the circuit. *Id.* at 48 (citing Ex. 1006, Fig. 1). Petitioner also points out that Figure 1 of Foss additionally shows that the gate of transistor 6 is connected to node 4, which is connected to clock signal  $\phi_2$  (i.e., "first phase signal") through capacitor 9. *Id.* at 47 (citing Ex. 1006, Fig. 1). Relying on the declaration testimony of Dr. Baker, Petitioner contends that an ordinarily skilled artisan "would have understood

that clock signal  $\phi_2$  controls when transistor 6 is conducting." *Id.* at 47–48 (citing Ex. 1003 ¶¶ 222–223); *see also* Ex. 1003 ¶ 114. Having considered the trial record before us, including Patent Owner's arguments regarding the claim term "fourth switch," which we address in detail below, we find that Petitioner has shown that Foss discloses the recited "fourth switch." *See infra* Part III.B.3.b.

#### 3. Patent Owner's Arguments

Patent Owner argues that Foss does not disclose three claim limitations: "boost signal," "third switch," and "fourth switch." PO Resp. 30–36, 43–46. We address these limitations in turn.

### a. "boost signal"

As discussed above, Petitioner contends (and we agree) that Foss's clock sources (whose voltages at the outputs of inverters 10 and 8 are shown as waveforms  $\phi_1$  and  $\phi_2$ , respectively) correspond to the recited "boost signal." *See supra* Part III.B.2.a. In its Response, Patent Owner counters that "[t]here is no disclosure in Foss . . . that oscillator 44 shown in FIG. 6 generates a single oscillator signal, from which two clock signals (which are inverted forms of one another) are created." PO Resp. 34. More specifically, Patent Owner argues that Foss does not disclose that signals  $\phi_1$  and  $\phi_2$  are generated by the *same* oscillator signal. *Id.* at 34–35; *see also* PO Sur-Reply 4. As support, Patent Owner directs us to where Foss teaches that "*[a] clock source* is connected through an inverter 8 and via capacitor 9 to node 4, and *another clock source* is connected through an inverter 10 through capacitor 11 to node 3." PO Resp. 34 (emphases added by Patent

Owner) (citing Ex. 1006, 1:36–39). Patent Owner asserts that "Foss does not specify whether it uses the term 'clock source' to refer to a clock signal, as Petitioner assumes, or to an element, such as a crystal, that creates the clock signal." *Id.* According to Patent Owner, "it was well known at the time of the invention of the '875 patent that multiple clock signals can be created using multiple separate and distinct crystals, each generating a separate oscillator signal." *Id.* at 35; *see also* PO Sur-Reply 1 ("Foss does not disclose the use of a *single clock source, e.g.*, crystal, within that oscillator to produce a single oscillator signal from which inverted boost signals are generated."), 7 ("Foss does not expressly disclose the requirement that non-inverted and inverted versions of *the* boost signal are generated from a *single clock source*, such as a crystal, within oscillator 44."). Patent Owner relies on the declaration testimony of Dr. Khatri. PO Resp. 35 (citing Ex. 2001 ¶ 108).

On this record, we disagree with Patent Owner's argument. For the reasons given above, we find that Foss's clock sources correspond to the recited "boost signal." *See supra* Part III.B.2.a. To illustrate further, Figures 1 and 2 of Foss are reproduced below.



PRIOR ART

Figure 1 shows "a prior art voltage boosting circuit," and Figure 2 shows the waveforms of clock signals  $\phi_1$  and  $\phi_2$ , which are used to drive the circuit. Ex. 1006, 3:16–19. Clock signals  $\phi_1$  and  $\phi_2$  are output from respective clock sources to respective capacitors 11 and 9. Id. at 1:40-44 ("The clock source voltage at the output of inverter 8 is shown as waveform  $\phi_2, \ldots$  and the clock source output at the output of inverter 10 is shown as waveform  $\phi_1$ .") (cited by Pet. 42). The clock signals also are generated by a common oscillator, which provides boosted and non-boosted, inverted and noninverted non-overlapping clocks. Id. at 6:27-30 ("[T]he prior art pump or the pump in accordance with the present invention is driven by an oscillator 4[4], which provides the clock signals, e.g.  $\phi_1$ ,  $\phi_2$ .") (cited by Pet. 45), 8:63–

65 (Foss's claim 6 reciting "an oscillator providing both boosted and nonboosted, inverted and non-inverted non-overlapping clocks") (cited by Pet. 44–45).<sup>7</sup> The parties do not dispute that the clock signals are inverted versions of each other. *See* Pet. 42 ("Foss discloses that an oscillator generates the boost signal (the first clock source) and an inversion of the boost signal (a second clock source . . .)."); Tr. 78:8–12 (Patent Owner's counsel characterizing the clock signals as "180-degree out of phase signals"); *see also* Ex. 1006, Fig. 2. Additionally, the clock signals allow the circuit in Foss to output boosted voltage V<sub>pp</sub>, which is greater than input voltage V<sub>dd</sub>. *See* Ex. 1006, 1:28–29 ("[T]he sources of the transistors [are] connected to voltage rail V<sub>dd</sub>.") (cited by Pet. 42), 1:49–54 ("As the levels of  $\phi_1$  and  $\phi_2$  vary . . . , capacitors 9 and 11 alternately charge between V<sub>ss</sub> and V<sub>dd</sub>, and discharge to capacitor 7. The maximum achievable voltage at the output terminal is  $2V_{dd}$ –V<sub>tn</sub>, where V<sub>tn</sub> is the threshold of operation of either of transistors 5 or 6.") (cited by Pet. 42).

Our finding that Foss's clock sources correspond to the recited "boost signal" is consistent with the teachings of the '875 patent. We start with Figure 3, which is reproduced below.

<sup>&</sup>lt;sup>7</sup> We note Patent Owner's contention that Foss's claim language "describes the Foss invention, not the prior art." PO Resp. 33. Regarding Foss's recited oscillator, however, Foss teaches that it is used to drive the prior art pump or Foss's pump. *See* Ex. 1006, 6:27–30. Accordingly, Patent Owner's contention in this regard is unavailing.



Figure 3 shows double-pumping voltage-boosting circuit 40 according to "the preferred embodiment of the present invention." Ex. 1001, 2:18–23. A voltage boost signal is applied to the inputs of inverting buffer driver 50 and non-inverting buffer driver 56. *Id.* at 2:36–37. During a first half cycle, the boost signal is in a high-level state, and the voltage across capacitor 48B is boosted to nearly  $2V_{DD}$ . *Id.* at 2:38–46. During a second half cycle of operation, the boost signal is in a low-level state, and the voltage across capacitor 48A is boosted to nearly  $2V_{DD}$ . *Id.* at 2:56–63.

As discussed above, claim 1 of the '875 patent recites "a first capacitor having . . . a second terminal coupled for receiving *a boost signal*," and "a second capacitor having . . . a second terminal coupled for receiving *the boost signal*" (emphases added). In light of the specification and the drawings of the '875 patent, we find that the recited "boost signal" may include both inverted and non-inverted *versions* of a signal, for example, the signals output by inverting buffer driver 50 and non-inverting buffer

driver 56 of the preferred embodiment described in the '875 patent. *See* Ex. 1001, Fig. 3.

It follows that the recited "boost signal" may include the two clock sources in Foss whose waveforms are inverted versions of each other. See Ex. 1006, Fig. 2. Patent Owner's dispute that the clock sources in Foss disclose the recited "boost signal" is based on an argument that Foss does not teach them to come from a single oscillator signal that is generated by a single crystal. See PO Sur-Reply 14 ("[Petitioner] failed to show in its Petition how Foss expressly discloses that oscillator 44 generates signals  $\phi_1$ and  $\phi_2$  from a single oscillator *signal*, rather than from two oscillator signals generated by separate crystals."); Tr. 76:13–22 (Patent Owner's counsel stating, "[I]t just says, a clock source and another clock source. . . . [T]he prior art pump is driven by an oscillator 44, which provides the clock signals, e.g. phi 1 and phi 2. That's the extent of the Foss disclosure. . . . [I]t doesn't have any express disclosure as to how these two clock sources are created."). That the oscillator in Foss may have more than one crystal generating the clock sources, however, does not affect whether the clock sources disclose the recited "boost signal." Ultimately, the clock signals are inverted versions of each other, and, therefore, they are the non-inverted or inverted versions of the same signal. See PO Resp. 32 ("[T]o meet these claim limitations,  $\phi_1$  in Foss must either always be an inverted or noninverted version of *a boost signal*, and  $\phi_2$  in Foss must also either always be a non-inverted or inverted version of *the same boost signal*. In other words  $\phi_1$  and  $\phi_2$  must both be either a non-inverted or inverted version of the same boost signal."). Indeed, Patent Owner's counsel stated during oral argument,

So if you're asking where the like, say we had a circuit like a DLL [(delay-locked loop)] where it was two crystals outputting two signals, and they were exactly 180 degrees out of phase? . . . I would say that yeah, *one is an inverted version o[r] form of the other*.

Tr. 98:20–99:2 (emphasis added); accord id. at 96:14–18.

For these reasons, Patent Owner's argument does not undermine Petitioner's showing that Foss discloses the recited "boost signal."

# b. "third switch" and "fourth switch"

As discussed above with respect to claim 3, Petitioner contends (and we agree) that Foss's transistors 5 and 6 correspond to the recited "third switch" and "fourth switch," respectively. Patent Owner counters that Foss's "N-channel transistor 5 and N-channel transistor 6 are both configured as diodes," and, as such, "are two-terminal electronic devices, not three-terminal electronic devices." PO Resp. 44. Patent Owner adds that "when any voltage is passed through them from drain to source, the voltage will be reduced by the threshold voltage V<sub>tn</sub> of the transistor." *Id.* at 44–45.

We disagree with Patent Owner's argument. Patent Owner relies on its proposed construction of "switch" (i.e., "a device configured with three terminals (where the third terminal is a control terminal) and connected between two lines, that in operation is in either an open or closed state, and whose voltage drop between the two lines in the closed state is solely dependent on the internal resistance of the device"). As discussed above, Patent Owner's proposed construction improperly requires a device with *three terminals* and a *voltage drop that is solely dependent on the internal* 

*resistance of the device. See supra* Part III.A. Accordingly, that Foss's transistors 5 and 6 may have two terminals and a voltage drop of  $V_{tn}$  does not undermine Petitioner's showing that Foss discloses the recited "third switch" and "fourth switch."

Patent Owner further contends that "Foss expressly discourages the circuit of FIG. 1 and teaches avoiding this voltage drop of  $V_{tn}$  by using fully switched transistors in its boosting circuit rather than N-channel transistors configured as diodes." PO Resp. 45 (citing Ex. 1006, 2:16-18). According to Patent Owner, "[i]n contrast to N-channel transistors configured as diodes, the voltage drop of fully switched transistors is limited to the internal resistance of the transistor." Id. "A reference is no less anticipatory if, after disclosing the invention, the reference then disparages it. Thus, the question whether a reference 'teaches away' from [a feature] is inapplicable to an anticipation analysis." Upsher-Smith Labs., Inc. v. Pamlab, LLC, 412 F.3d 1319, 1323 (Fed. Cir. 2005). As discussed above in the Claim Construction section, the claim term "switch" encompasses a device with two terminals as well as a device with a voltage drop of  $V_{tn}$ . See supra Part III.A. Accordingly, that Foss may teach using fully switched transistors instead of N-channel transistors configured as diodes also does not undermine Petitioner's showing that Foss discloses the recited "third switch" and "fourth switch."

Lastly, Patent Owner contends that "[a] voltage drop of  $V_{tn}$  would undermine, if not render unachievable, the purpose of the voltage boosting circuit disclosed by the '875 patent," which Patent Owner describes as "boost[ing] voltage to reach nearly  $2V_{DD}$ ." PO Resp. 45. As discussed above in the Claim Construction section, however, the specification of the

'875 patent states that "[t]he present invention relates . . . to a double pumping voltage boosting circuit for providing *an output voltage greater than a supplied input voltage.*" *See supra* Part III.A; Ex. 1001, 1:5–8 (emphasis added). The specification further provides examples of boosting voltage to "nearly  $2V_{DD}$ ," but, again, it does not require that feature. Moreover, nothing in the specification indicates that the voltage boosting circuit could not tolerate a voltage drop of V<sub>tn</sub>. Accordingly, Patent Owner's contention does not undermine Petitioner's showing that Foss discloses the recited "third switch" and "fourth switch."

In view of the foregoing, we determine that Petitioner has demonstrated by a preponderance of the evidence that Foss anticipates claims 1 and 3.

# C. Obviousness over Foss and Baker

Petitioner asserts that claims 1–3 of the '875 patent would have been obvious over Foss and Baker. Pet. 49–64. Patent Owner responds that the claims would not have been obvious over these references because Foss teaches away from modifying the prior art circuit in Foss. PO Resp. 36–43. Patent Owner also responds that the references do not teach the recited "third switch" and "fourth switch." *Id.* at 43–46. For the reasons explained below, we determine that Petitioner has demonstrated by a preponderance of the evidence that claims 1–3 would have been obvious over Foss and Baker.

We discussed Foss above. Accordingly, we provide an overview of Baker before addressing the parties' arguments.

# 1. Baker

Baker is a book that relates to digital circuits. Ex. 1007, (title). In one section of the book, Baker describes a voltage pump. *Id.* at 365. To illustrate, Baker provides Figure 18.17, which is reproduced below. *Id.* at 367.



Figure 18.17 Increased efficiency voltage pump.

Figure 18.17 shows the circuitry for a voltage pump. *Id.* at 365. Regarding the operation of this circuit, Baker states:

[L]et's assume that the voltage at point A is low and the voltage at point C is  $VDD - V_{THN}$ . When the output of INV1 goes high, point A is VDD and the voltage at point C swings up to  $2 \cdot VDD - V_{THN}$ . This causes M4, M5, and M6 to turn on and pull points D and E to VDD. Now when point B goes high (point A goes back to zero), points D and E swing up to  $2 \cdot VDD$  and the output goes to  $2 \cdot VDD - V_{THN}$ .

Id. at 367.

#### 2. Petitioner's Arguments

Petitioner addresses claims 1–3 separately. Accordingly, we address these claims in turn.

#### a. Claim 1

With respect to claim 1, Petitioner relies primarily on Foss, referring to its analysis with respect to anticipation by Foss discussed above. Pet. 49. For example, Petitioner contends that Foss discloses the recited "boost circuit," "first switch," and "second switch." *Id.* For the reasons given above, we find that Petitioner has established that Foss discloses these limitations. *See supra* Part III.B. Petitioner additionally relies on Baker for the remaining limitations recited in claim 1: a "first capacitor" and a "second capacitor." Pet. 49–57.

As discussed above, claim 1 recites "a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal." Claim 1 also recites "a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal." Although Petitioner previously argued (and we agree) that Foss discloses these limitations, Petitioner contends alternatively that "[t]o the extent that it is determined that Foss does not expressly disclose 'coupled for receiving the boost signal' . . . because, for example, Foss does not illustrate in FIG. 1 the oscillator and inverter circuitry . . . , the combination of Foss in view of Baker discloses that limitation." *Id.* at 50, 55.

In particular, Petitioner contends that, "[1]ike Foss, Baker discloses a clock generation circuit that uses an oscillator to generate two opposite clock
signals from a common clock signal, but as shown in Figure 18.17..., Baker details this circuitry." *Id.* at 51–52. To illustrate, Petitioner provides an annotated version of Baker's Figure 18.17, which is reproduced below. *Id.* at 52.



As noted above, Baker's Figure 18.17 shows a voltage pump circuit. Ex. 1007, 365. According to Petitioner's annotations in the version of Baker's Figure 18.17 reproduced above, the voltage pump circuit includes a clock generation circuit with oscillator OSC and three inverters INV1, INV2, and INV3. Pet. 52. Relying on the declaration testimony of Dr. Baker, Petitioner explains that oscillator OSC generates an oscillator signal that is inverted by inverter INV1 to provide a first clock signal at terminal A, and that the same oscillator signal also is inverted by inverters INV2 and INV3 to provide a second clock signal at terminal B. *Id.* (citing Ex. 1003 ¶¶ 235–236). Petitioner further explains that this produces two clock signals that are opposite to each other. *Id.* (citing Ex. 1003 ¶¶ 235– 236).

Based on the teachings of Foss and Baker, Petitioner provides an annotated figure, which is reproduced below, illustrating "[a]n exemplary implementation of Foss' voltage-boosting circuit in light of the teachings of Baker's clock generation circuit to generate the two opposite clock signals  $\phi_1$  and  $\phi_2$  [in Foss]." *Id.* at 52–53; *see also id.* at 55–56.



Ex. 1006, FIG. 1 (with annotations)

This figure shows the voltage-boosting circuit in Figure 1 of Foss modified by Petitioner to include features from Baker's voltage pump circuit, namely, oscillator OSC and an additional inverter. *See id.*; Ex. 1006, Fig. 1; Ex. 1007, Fig. 18.17. Petitioner explains that oscillator OSC generates an oscillator signal, which is inverted by inverter 10 to provide clock signal  $\phi_1$ , and which also is inverted by the additional inverter as well as inverter 8 to provide clock signal  $\phi_2$ , thereby producing clock signals that are opposite to each other, consistent with Figure 2 of Foss. Pet. 53; *see also* Ex. 1003 ¶ 238 (cited by Pet. 54). According to Petitioner, an ordinarily skilled artisan "would have understood and found it obvious that using an additional

inverter was a conventional technique to ensure that the two generated clock signals ( $\phi_1$  and  $\phi_2$ ) are opposite to each other." Pet. 53–54 (citing Ex. 1003 ¶¶ 238–239); *see also id.* at 62 (asserting that, "in reviewing Foss' teachings, and its reference to an oscillator without showing the internal schematics for the oscillator, a [person of ordinary skill in the art] would have been motivated to research clock generation circuits that provide opposite clock signals using an oscillator" and, in particular, "would have considered secondary resources, such as the Baker book, for further teachings in regards to such clock generation circuits that generate opposite clock signals for voltage pump circuits").

Still referring to its figure combining the teachings of Foss and Baker, Petitioner identifies capacitor 11 as a "first capacitor" and capacitor 9 as a "second capacitor." See id. at 50, 55. Petitioner further identifies the oscillator signal as a "boost signal" because it "is an input to the circuit and is used to generate a boosted voltage by charging the capacitors (e.g., capacitor 11)." Id. at 54 (emphasis omitted); see also Ex. 1006, 1:36-54, 1:62. Petitioner also identifies the left-side terminal of capacitor 11 as a "second terminal" of the "first capacitor," and contends that it "is connected to inverter 10 to receive an inversion of the oscillator signal," thus satisfying the recited feature of being "coupled for receiving a boost signal." Pet. 54-55. Additionally, Petitioner identifies the right-side terminal of capacitor 9 as a "second terminal" of the "second capacitor," and contends that it "receives the oscillator signal through inverter 8 and the additional inverter," thereby also meeting the recited feature of being "coupled for receiving a boost signal." Id. at 56–57. We note that the right-side terminal of capacitor 11 (which Petitioner identifies as a "first terminal" of the "first

capacitor") and the left-side terminal of capacitor 9 (which Petitioner identifies as a "first terminal" of the "second capacitor") are each connected to the output terminal of the combined circuit. *See id.* at 50, 55.

Having reviewed the trial record before us, we find that Petitioner has demonstrated that its proposed combination of Foss and Baker teaches the recited "first capacitor" and the recited "second capacitor." Having reviewed the trial record before us, including Patent Owner's arguments regarding Petitioner's proposed rationale for combining Foss and Baker, which we discuss in detail below (*see infra* Part III.C.3.a), we also find that Petitioner's proffered reasoning (*see* Pet. 52–54, 62–64) for modifying the voltage-boosting circuit in Figure 1 of Foss to include Baker's oscillator and additional inverter, namely, to provide implementation details for generating clock signals that are opposite to each other, is sufficient to support the legal conclusion of obviousness. *See In re Kahn*, 441 F.3d 977, 988 (Fed. Cir. 2006) ("[T]here must be some articulated reasoning with some rational underpinning to support the legal conclusion of obviousness.").

#### b. Claim 2

Claim 2, which depends from claim 1, recites two additional limitations. First, claim 2 recites "an inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the first capacitor." For this limitation, Petitioner refers to its figure combining the teachings of Foss and Baker, and identifies inverter 10 as an "inverting buffer." Pet. 58. As Petitioner points out, inverter 10 has an input connected to the oscillator signal (i.e., "boost signal") generated by oscillator OSC and an output connected to the left-side terminal (i.e.,

"second terminal") of capacitor 11 (i.e., "first capacitor"). *Id.* at 59. Based on the entire trial record before us, we find that Petitioner has shown that its proposed combination of Foss and Baker discussed above teaches the recited "inverting buffer."

Second, claim 2 also recites "a non-inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the second capacitor." For this limitation, Petitioner again refers to its figure combining the teachings of Foss and Baker, and identifies the circuit comprising the additional inverter and inverter 8 as a "non-inverting buffer." Id. at 59–60. Relying on the declaration testimony of Dr. Baker, Petitioner contends that an ordinarily skilled artisan would have understood that the output of a circuit comprising two inverters sequentially connected into a cascade is not inverted from its input. Id. at 60 (citing Ex. 1003 ¶ 256). Petitioner also points out that the additional inverter has an input that receives the oscillator signal (i.e., "boost signal"), and that inverter 8 has an output connected to the right-side terminal (i.e., "second terminal") of capacitor 9 (i.e., "second capacitor"). Id. at 61. Based on the entire trial record before us, we find that Petitioner has shown that its proposed combination of Foss and Baker discussed above teaches the recited "noninverting buffer."

### c. Claim 3

As discussed above, claim 3 also depends from claim 1 and recites two additional limitations. The first limitation is "a third switch coupled between the first terminal of the first capacitor and the output terminal, and operated by the second phase signal." The second limitation is "a fourth

switch coupled between the first terminal of the second capacitor and the output terminal, and operated by the first phase signal." For these limitations, Petitioner relies on Foss, referring to its analysis discussed above with respect to anticipation by Foss. *Id.* at 61. Having reviewed the trial record before us, including Patent Owner's arguments regarding the claim terms "third switch" and "fourth switch," which we address in detail below, and for the reasons given (*see supra* Part III.B), we find that Petitioner has established that Foss teaches the additional limitations recited in claim 3.

### 3. Patent Owner's Arguments

Patent Owner argues that Foss teaches away from modifying the prior art circuit in Foss. PO Resp. 36–43. Patent Owner also argues that Foss and Baker do not teach the recited "third switch" and "fourth switch." *Id.* at 43– 46. We address these arguments in turn.

# a. Teaching Away

Patent Owner argues that an ordinarily skilled artisan would not have been motivated to modify the prior art circuit in Figure 1 of Foss based on any teaching in Baker because Foss "teaches away from that prior art circuit, in view of all of its significant disadvantages compared to the invention of Foss," and "Petitioner's proposed modifications would in no way alleviate the disadvantages of the prior art circuit." PO Resp. 38. As support, Patent Owner points to various "problems associated with the voltage boosting circuit of FIG. 1." *Id.* at 39. For example, Patent Owner contends that "the prior art circuit shown in FIG. 1 suffers from the significant reduction of the boosted voltage  $V_{pp}$  at the output," which "is the result of using N-channel

transistors configured as diodes rather than fully switched transistors," and that an ordinarily skilled artisan "would understand this is a significant drawback." Id. at 39 (citing Ex. 1006, 1:18–21, 1:24–54; Ex. 2001 ¶ 114). Patent Owner also contends that "the external supply voltage  $V_{dd}$  can vary between limits . . . as a result of loading," and that an ordinarily skilled artisan "would understand that this would result in an undesirable condition where the output voltage  $V_{pp}$  is not a constant over different loading conditions." Id. (citing Ex. 1006, 1:55–58; Ex. 2001 ¶ 115). Further, Patent Owner contends that "V<sub>tn</sub> is sensitive to variations in semiconductor processing, temperature, and chip supply voltage, which can contribute to significant variation in the boosted voltage supply  $V_{pp}$ ," and that an ordinarily skilled artisan "would understand that this is undesirable because the resulting  $V_{pp}$  value would vary across different instances of the circuit of FIG. 1, as well as different operating conditions." Id. at 39-40 (citing Ex. 1006, 1:59-62; Ex. 2001 ¶ 116). Patent Owner adds that "V<sub>pp</sub> itself varies as a function of load current drawn from capacitor 7," and that, "when the voltage boosting circuit of FIG. 1 is employed,  $V_{pp}$ , which is supposed to provide a stable word line voltage, can vary substantially from the ideal." Id. at 40 (citing Ex. 1006, 1:64–2:5; Ex. 2001 ¶ 117). According to Patent Owner, an ordinarily skilled artisan "would also understand that the circuit of FIG. 1, during operation, would have a high impedance on the output  $V_{pp}$ , because diode-configured transistors 5 and 6, when driving  $V_{pp}$ , are operating at the edge of conduction," and "a voltage supply with a high output impedance is undesirable." Id. (citing Ex. 2001 ¶ 118).

Based on these disadvantages, Patent Owner asserts that Foss "criticizes, discredits, and discourages the use of the voltage boosting circuit shown in FIG. 1, and thus teaches away from any further use of that circuit." *Id.* at 41–42. Patent Owner specifically asserts that Foss "discourages use of the circuit of FIG. 1 and instead teaches the use of voltage boosting circuits that are 'fully switched,' rather than having transistors configured as diodes." *Id.* at 41 (citing Ex. 1006, 2:8–19).

We disagree with Patent Owner. Although prior art may teach away if it criticizes, discredits, or otherwise discourages the solution claimed, we note that "just because better alternatives exist in the prior art does not mean that an inferior combination is inapt for obviousness purposes." See In re Fulton, 391 F.3d 1195, 1201 (Fed. Cir. 2004); In re Mouttet, 686 F.3d 1322, 1334 (Fed. Cir. 2012). Patent Owner characterizes the "disadvantages compared to the invention of Foss" as "undesirable" or as presenting a "drawback." See PO Resp. 38–40 (emphases added). For example, the output voltage "can vary substantially from the ideal." See id. at 40 (emphasis added). Those characterizations do not amount to teaching away. Nothing in the record indicates that any of the disadvantages are intolerable, or that they would render the circuit based on Petitioner's proposed combination of Foss and Baker unworkable. See Baxter Int'l, Inc. v. McGaw, Inc., 149 F.3d 1321, 1328 (Fed. Cir. 1998) (finding no teaching away where nothing in the prior art device suggested that the claimed invention was unlikely to work); see also Bayer Pharma AG v. Watson Labs., Inc., 874 F.3d 1316, 1327 (Fed. Cir. 2017) ("When there are only two possible formulations and both are known in the art at the time, the fact that there may be reasons a skilled artisan would prefer one over the other does not amount to a teaching away from the less preferred but still workable option."). The facts in this case are that Foss teaches that boost circuits with diode-configured transistors and a voltage drop of  $V_{tn}$  were known and usable, and that they had been used for the '875 patent's purpose, namely, providing an output voltage greater than a supplied input voltage. *See* Ex. 1001, 1:5–8; Ex. 1006, 1:24–35. Thus, Patent Owner's argument does not undermine Petitioner's obviousness showing. *See Bayer*, 874 F.3d at 1328 ("[O]bviousness 'does not require that the motivation be the *best* option, only that it be a *suitable* option from which the prior art did not teach away."").

# b. "third switch" and "fourth switch"

As discussed above with respect to claim 3, Petitioner contends (and we agree) that Foss's transistors 5 and 6 correspond to the recited "third switch" and "fourth switch," respectively. Patent Owner responds that Foss does not teach these claim limitations, and relies on its analysis discussed above with respect to anticipation by Foss as support. PO Resp. 43–46. For the reasons given, we determine that Patent Owner's contentions do not undermine Petitioner's showing that Foss teaches the recited "third switch" and "fourth switch." *See supra* Part III.B.3.b.

In view of the foregoing, we determine that Petitioner has demonstrated by a preponderance of the evidence that claims 1–3 would have been obvious over Foss and Baker.

#### D. Obviousness over Foss and Rabii

Petitioner asserts that claims 1–3 of the '875 patent would have been obvious over Foss and Rabii. Pet. 65–80. Patent Owner responds that the claims would not have been obvious over these references because Foss

teaches away from modifying the prior art circuit in Foss. PO Resp. 36–43. Patent Owner also responds that the references do not teach the recited "third switch" and "fourth switch." *Id.* at 43–46. For the reasons explained below, we determine that Petitioner has demonstrated by a preponderance of the evidence that claims 1–3 would have been obvious over Foss and Rabii.

We discussed Foss above. Accordingly, we provide an overview of Rabii before addressing the parties' arguments.

### 1. Rabii

Rabii is a paper describing a modulator that operates from a power supply of 1.8 V. Ex. 1008, 783 (abstract), 784. In one section of the paper, Rabii discusses a circuit that can be used to boost a signal driving NMOS switch transistors. *Id.* at 791. To illustrate, Rabii provides Figure 12, which is reproduced below.



Fig. 12. Boosted clock driver.

Figure 12 of Rabii shows circuitry for a boosted clock driver. *Id.* Rabii explains:

Capacitors  $C_1$  and  $C_2$  are charged to  $V_{DD}$  via the cross-coupled NMOS transistors  $M_1$  and  $M_2$ . When the input clock, CK, goes

high, the output voltage,  $CK_{s\omega}$ , approaches  $2V_{DD}$ ... Capacitor  $C_1$  can be relatively small as it only drives the gate of a single NMOS transistor,  $M_2$ . However, capacitor  $C_2$  must be large to boost the gates of many NMOS switch transistors, as well as wiring parasitics... This circuit produces a voltage of  $2V_{DD}$  while consuming only a few microwatts of power.

Id.

### 2. Petitioner's Arguments

Petitioner addresses claims 1–3 separately. Accordingly, we address these claims in turn.

#### a. Claim 1

Regarding claim 1, Petitioner relies primarily on Foss, referring to its analysis with respect to anticipation by Foss discussed above. Pet. 65. For example, Petitioner contends that Foss discloses the recited "boost circuit," "first switch," and "second switch." *Id.* For the reasons given above, we find that Petitioner has established that Foss discloses these limitations. *See supra* Part III.B. Petitioner additionally relies on Rabii for the remaining limitations recited in claim 1, namely, a "first capacitor" and a "second capacitor." Pet. 65–72.

As discussed above, claim 1 recites "a first capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving a boost signal," as well as "a second capacitor having a first terminal coupled to the output terminal and a second terminal coupled for receiving the boost signal." Although Petitioner previously argued (and we are persuaded) that Foss discloses these limitations, Petitioner contends alternatively that "[t]o the extent that it is determined that Foss does not

expressly disclose 'coupled for receiving the boost signal' . . . because, for example, Foss does not illustrate in FIG. 1 the oscillator and inverter circuitry . . . , the combination of Foss and Rabii discloses that limitation." *Id.* at 66, 70–71.

In particular, Petitioner contends that, "[1]ike Foss, Rabii discloses a clock generation circuit that generates two opposite clock signals from a common input clock signal (i.e., CK), but as shown in Fig. 12 . . . , Rabii details this circuitry." *Id.* at 66–67. To illustrate, Petitioner provides an annotated version of Figure 12 of Rabii, which is reproduced below. *Id.* at 67.



Fig. 12. Boosted clock driver.

#### Ex. 1008, Fig. 12 (with annotations)

As discussed above, Rabii's Figure 12 shows a boosted clock driver circuit. Ex. 1007, 791. According to Petitioner's annotations in the version of Rabii's Figure 12 reproduced above, the boosted clock driver circuit includes a clock generation circuit that has "a cascade of two inverters." Pet. 67. Relying on the declaration testimony of Dr. Baker, Petitioner explains that "input clock signal CK is inverted by the left inverter to

generate a first clock signal, which is received by capacitor C1," and that "[t]he first clock signal is also inverted by the right inverter to generate a second clock signal, which is received by capacitor C2," meaning that "the two clock signals are opposite to each other." *Id.* (citing Ex. 1003 ¶ 283). Petitioner further notes that an ordinarily skilled artisan "would have understood that the input clock signal CK can be generated by, for example, an oscillator." *Id.* (citing Ex. 1003 ¶ 284<sup>8</sup>).

Based on the teachings of Foss and Baker, Petitioner provides an annotated figure, which is reproduced below, illustrating "an exemplary implementation of using the teachings of the clock generation circuit taught in Fig. 12 of Rabii to generate the two opposite clock signals  $\phi_1$  and  $\phi_2$  for Foss' prior art voltage boosting circuit." *Id.* at 68; *see also id.* at 71.



Ex. 1006, FIG. 1 (with annotations)

<sup>&</sup>lt;sup>8</sup> Although Petitioner cites Ex. 1003 ¶ 284, we believe Petitioner intended to cite Ex. 1003 ¶ 282, which includes the language to which the Petition refers.

Petitioner's figure shows the voltage-boosting circuit in Figure 1 of Foss modified to include features from Rabii's boosted clock driver circuit, namely, input clock signal CK as well as an additional path providing for a cascade of two inverters. See id. at 68; Ex. 1006, Fig. 1; Ex. 1008, Fig. 12. Petitioner explains that input clock signal CK is inverted by inverter 10 to generate clock signal  $\phi_1$  and then inverted again by inverter 8 to generate clock signal  $\phi_2$ , thereby producing clock signals that are opposite to each other. Pet. 68–69 (citing Ex. 1003 ¶ 285). According to Petitioner, "in reviewing Foss' teachings, and its reference to a common source (i.e., an oscillator) for generating two opposite clock signals without showing the internal schematics for the common source, a [person of ordinary skill in the art] would have been motivated to research clock generation circuits that provide opposite clock signals using an oscillator" and, in particular, "would have considered secondary resources, such as the Rabii paper, for further teachings in regards to generating opposite clock signals from a common source for voltage pump circuits." Id. at 76-77 (emphasis omitted). As support, Petitioner relies on the declaration testimony of Dr. Baker. Id. (citing Ex. 1003 ¶ 310).

Still referring to its figure combining the teachings of Foss and Rabii, Petitioner identifies capacitor 11 as a "first capacitor" and capacitor 9 as a "second capacitor." *See id.* at 66, 70. Petitioner further identifies input clock signal CK as a "boost signal" because it "is input to the circuit and is used to generate a boosted voltage by charging the capacitors," and it "can be generated from an oscillator." *Id.* at 69 (emphasis omitted); *see also* Ex. 1008, 791. Petitioner also identifies the left-side terminal of capacitor 11 as a "second terminal" of the "first capacitor," and contends

that it "is connected to inverter 10 to receive an inversion of the input clock signal CK," thus satisfying the recited feature of being "coupled for receiving a boost signal." Pet. 70. Additionally, Petitioner identifies the right-side terminal of capacitor 9 as a "second terminal" of the "second capacitor," and contends that it "receives the input clock signal CK through inverters 8 and 10," thereby also meeting the recited feature of being "coupled for receiving a boost signal." *Id.* at 72. We note that the right-side terminal of capacitor 11 (which Petitioner identifies as a "first terminal" of the "first capacitor") and the left-side terminal of capacitor 9 (which Petitioner identifies as a "first terminal" of the "second capacitor") are each connected to the output terminal of the combined circuit. *See id.* at 66, 70.

Having reviewed the trial record before us, we find that Petitioner has demonstrated that its proposed combination of Foss and Rabii teaches the recited "first capacitor" and the recited "second capacitor." Having reviewed the trial record before us, including Patent Owner's arguments regarding Petitioner's proposed rationale for combining Foss and Rabii, which we discuss in detail below (*see infra* Part III.D.3.a), we also are persuaded that Petitioner's proffered reasoning (*see* Pet. 76–80) for modifying the voltage-boosting circuit in Figure 1 of Foss to include Rabii's input clock signal CK and cascade of two inverters, namely, to provide implementation details for generating clock signals that are opposite to each other, is sufficient to support the legal conclusion of obviousness. *See Kahn*, 441 F.3d at 988.

# b. Claim 2

As discussed above, claim 2 depends from claim 1 and recites two additional limitations. In particular, claim 2 recites "an inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the first capacitor." For this limitation, Petitioner refers to its figure combining the teachings of Foss and Rabii, and identifies inverter 10 as an "inverting buffer." Pet. 72–73. As Petitioner points out, inverter 10 has an input connected to the input clock signal CK (i.e., "boost signal") and an output connected to the left-side terminal (i.e., "second terminal") of capacitor 11 (i.e., "first capacitor"). *Id.* at 73. Based on the entire trial record before us, we find that Petitioner has shown that its proposed combination of Foss and Rabii discussed above teaches the recited "inverting buffer."

Claim 2 also recites "a non-inverting buffer having an input coupled for receiving the boost signal and an output coupled to the second terminal of the second capacitor." For this limitation, Petitioner provides an annotated version of its figure combining the teachings of Foss and Rabii, which is reproduced below. Pet. 74.



Ex. 1006, FIG. 1 (with annotations)

Petitioner's figure shows the voltage-boosting circuit in Figure 1 of Foss modified to include Rabii's input clock signal CK and an additional path providing for a cascade of inverters 8 and 10. As the figure indicates, Petitioner identifies inverters 8 and 10 as well as the direct path between them as comprising a "non-inverting buffer." *Id.* Petitioner relies on the declaration testimony of Dr. Baker, which provides that "a cascade of an even number (e.g., two) of inverters forms a non-inverting buffer." *Id.* at 75 (citing Ex. 1003 ¶ 301); Ex. 1003 ¶ 301. Petitioner also points out that inverter 10 has an input that receives the input clock signal CK (i.e., "boost signal"), and that inverter 8 has an output connected to the right-side terminal (i.e., "second terminal") of capacitor 9 (i.e., "second capacitor"). Pet. 74–75. Based on the entire trial record before us, we find that Petitioner has shown that its proposed combination of Foss and Rabii discussed above teaches the recited "non-inverting buffer."

# c. Claim 3

Claim 3 also depends from claim 1 and recites two additional limitations: "a third switch coupled between the first terminal of the first capacitor and the output terminal, and operated by the second phase signal," and "a fourth switch coupled between the first terminal of the second capacitor and the output terminal, and operated by the first phase signal." For these limitations, Petitioner relies on Foss, referring to its analysis discussed above with respect to anticipation by Foss. *Id.* Having reviewed the trial record before us, including Patent Owner's arguments regarding the claim terms "third switch" and "fourth switch," which we address in detail below, and for the reasons given (*see supra* Part III.B), we find that Petitioner has established that Foss teaches the additional limitations recited in claim 3.

### 3. Patent Owner's Arguments

Patent Owner argues that Foss teaches away from modifying the prior art circuit in Foss. PO Resp. 36–43. Patent Owner also argues that Foss and Rabii do not teach the recited "third switch" and "fourth switch." *Id.* at 43–46. We address these arguments in turn.

## a. Teaching Away

Patent Owner argues that an ordinarily skilled artisan would not have been motivated to modify the prior art circuit in Figure 1 of Foss based on any teaching in Rabii because Foss "teaches away from that prior art circuit, in view of all of its significant disadvantages compared to the invention of Foss," and "Petitioner's proposed modifications would in no way alleviate

the disadvantages of the prior art circuit." PO Resp. 38. As support, Patent Owner relies on its analysis discussed above with respect to obviousness over Foss and Baker. *Id.* at 36–43. For the reasons given, we determine that Patent Owner's argument does not undermine Petitioner's obviousness showing. *See supra* Part III.C.3.a.

## b. "third switch" and "fourth switch"

As discussed above with respect to claim 3, Petitioner contends (and we agree) that Foss's transistors 5 and 6 correspond to the recited "third switch" and "fourth switch," respectively. Patent Owner responds that Foss does not teach these claim limitations, and relies on its analysis discussed above with respect to anticipation by Foss as support. PO Resp. 43–46. For the reasons given, we determine that Patent Owner's contentions do not undermine Petitioner's showing that Foss teaches the recited "third switch" and "fourth switch." *See supra* Part III.B.3.b.

In view of the foregoing, we determine that Petitioner has demonstrated by a preponderance of the evidence that claims 1–3 would have been obvious over Foss and Rabii.

# IV. CONCLUSION9

In summary:

| Claims  | Basis | Reference(s)   | Claims       | Claims       |
|---------|-------|----------------|--------------|--------------|
|         |       |                | Shown        | Not Shown    |
|         |       |                | Unpatentable | Unpatentable |
| 1 and 3 | § 102 | Foss           | 1 and 3      |              |
| 1–3     | § 103 | Foss and Baker | 1–3          |              |
| 1–3     | § 103 | Foss and Rabii | 1–3          |              |
|         |       |                | 1–3          |              |

### V. ORDER

In consideration of the foregoing, it is hereby

ORDERED that claims 1–3 of the '875 patent are held *unpatentable*;

and

FURTHER ORDERED that, because this is a Final Written Decision, parties to the proceeding seeking judicial review of the decision must comply with the notice and service requirements of 37 C.F.R. § 90.2.

<sup>&</sup>lt;sup>9</sup> Should Patent Owner wish to pursue amendment of the challenged claims in a reissue or reexamination proceeding subsequent to the issuance of this Decision, we draw Patent Owner's attention to the April 2019 *Notice Regarding Options for Amendments by Patent Owner Through Reissue or Reexamination During a Pending AIA Trial Proceeding. See* 84 Fed. Reg. 16,654 (Apr. 22, 2019). If Patent Owner chooses to file a reissue application or a request for reexamination of the challenged patent, we remind Patent Owner of its continuing obligation to notify the Board of any such related matters in updated mandatory notices. *See* 37 C.F.R. § 42.8(a)(3), (b)(2).

# For PETITIONER:

Jeremy Lang Ptabdocketjjl2@orrick.com

# For PATENT OWNER:

Philip Levy plevy@eckertseamans.com

Robert Morris rwmorris@eckertseamans.com